Live Demonstration: An 800 Mhz Gain-Cell Embedded DRAM in 28 nm CMOS Bulk Process for Approximate Computing Applications

被引:3
|
作者
Giterman, Robert [1 ]
Golman, Roman [1 ]
Shalom, Amir [1 ]
Maltabashi, Or [1 ]
Fish, Alexanderr [1 ]
Teman, Adam [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, Ramat Gan, Israel
关键词
D O I
10.1109/ISCAS.2018.8351513
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gain-cell embedded DRAM (GC-eDRAM) is an attractive alternative to traditional SRAM, due to its high-density, low-leakage, and inherent 2-ported operation, yet, its dynamic nature leads to limited retention time that requires periodic, power-hungry refresh cycles. However, the emerging approximate computing paradigm utilizes the inherent error resilience of some applications to tolerate data errors. Such error tolerance can be exploited by reducing the refresh rate in GC-eDRAM to achieve a substantial decrease in power consumption, at the cost of an increase in cell failure probability. In this demonstration, we present the first fabricated and fully functional GC-eDRAM in a 28nm bulk CMOS technology. The array, which is based on a novel mixed-V-T 4T bitcell, can be used in both traditional and for approximate computing applications, featuring a small silicon footprint and supporting high-performance operation. Silicon measurements demonstrate successful operation at 800 Mhz under a 900mV supply, while retaining almost 30% lower area than a single-ported 6T SRAM in the same technology.
引用
收藏
页数:1
相关论文
共 16 条
  • [1] An 800 Mhz Mixed-VT 4T Gain-Cell Embedded DRAM in 28 nm CMOS Bulk Process for Approximate Computing Applications
    Giterman, Robert
    Fish, Alexander
    Geuli, Narkis
    Mentovich, Elad
    Burg, Andreas
    Teman, Adam
    [J]. ESSCIRC 2017 - 43RD IEEE EUROPEAN SOLID STATE CIRCUITS CONFERENCE, 2017, : 308 - 311
  • [2] An 800-MHz Mixed-VT 4T IFGC Embedded DRAM in 28-nm CMOS Bulk Process for Approximate Storage Applications
    Giterman, Robert
    Fish, Alexander
    Geuli, Narkis
    Mentovich, Elad
    Burg, Andreas
    Teman, Adam
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (07) : 2136 - 2148
  • [3] A 1-Mbit Fully Logic-Compatible 3T Gain-Cell Embedded DRAM in 16-nm FinFET
    Giterman, Robert
    Shalom, Amir
    Burg, Andreas
    Fish, Alexander
    Teman, Adam
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 110 - 113
  • [4] A 140 MHz 1 Mbit 2T1C Gain-Cell Memory with 60-nm Indium-Gallium-Zinc Oxide Transistor Embedded into 65-nm CMOS Logic Process Technology
    Ishizu, Takahiko
    Nagatsuka, Shuhei
    Yamaguchi, Momoyo
    Isobe, Atsuo
    Ando, Yoshinori
    Matsubayashi, Daisuke
    Kato, Kiyoshi
    Yao, Hai Biao
    Shuai, Chi Chang
    Lin, Hung Chan
    Wu, J. Y.
    Fujita, Masahiro
    Yamazaki, Shunpei
    [J]. 2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C162 - C163
  • [5] A 140μA 34ppm/°C 30MHz clock oscillator in 28nm CMOS bulk process
    Lahiri, Abhirup
    Tiwari, Anurag
    [J]. 2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 173 - 178
  • [6] A 9 pW /bit 400 mV 3T Gain-Cell eDRAM for ULP Applications in 28 nm FD-SOI
    Shalom, Amir
    Fish, Alexander
    Teman, Adam
    [J]. 2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [7] A 4-Transistor nMOS-Only Logic-Compatible Gain-Cell Embedded DRAM With Over 1.6-ms Retention Time at 700 mV in 28-nm FD-SOI
    Giterman, Robert
    Fish, Alexander
    Burg, Andreas
    Teman, Adam
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (04) : 1245 - 1256
  • [8] A Gain Enhancement Structure Using 28-nm CMOS Process for V-band Power Amplifier Applications
    Chuang, Kai-Jie
    Bai, Wei-Ting
    Chen, Yu-Chun
    Lin, Wen-Jie
    Tsai, Jeng-Han
    Huang, Tian-Wei
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [9] A 11.5pW/bit 400mV 5T Gain-Cell eDRAM for ULP Applications in 28nm FD-SOI
    Giterman, Robert
    Teman, Adam
    Fish, Alexander
    [J]. 2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [10] A 14.3pW Sub-Threshold 2T Gain-Cell eDRAM for Ultra-Low Power IoT Applications in 28nm FD-SOI
    Giterman, Robert
    Teman, Adam
    Fish, Alexander
    [J]. 2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,