A 4-Transistor nMOS-Only Logic-Compatible Gain-Cell Embedded DRAM With Over 1.6-ms Retention Time at 700 mV in 28-nm FD-SOI

被引:31
|
作者
Giterman, Robert [1 ]
Fish, Alexander [1 ]
Burg, Andreas [2 ]
Teman, Adam [1 ]
机构
[1] Bar Ilan Univ, Fac Engn, Emerging Nanoscaled Integrated Circuits & Syst La, IL-5290002 Ramat Gan, Israel
[2] Ecole Polytech Fed Lausanne, Inst Elect Engn, Telecommun Circuits Lab, CH-1015 Lausanne, Switzerland
关键词
Gain cell; logic-compatible eDRAM; FD-SOI; SRAM; low power; GC-eDRAM;
D O I
10.1109/TCSI.2017.2747087
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gain-cell embedded DRAM (GC-eDRAM) is a possible alternative to traditional static random access memories (SRAM). While GC-eDRAM provides high-density, low-leakage, low-voltage, and inherent2-ported operation, its limited retention time requires periodic, power-hungry refresh cycles. This drawback is further aggravated at scaled technologies, where increased subthreshold leakage currents and decreased in-cell storage capacitances result in faster data integrity deterioration. Therefore, integration of GC-eDRAM within modern systems is often considered to be limited to mature process technologies, where these phenomena are less detrimental. In this paper, we present for the first time a fully functional GC-eDRAM array, implemented and fabricated in a 28-nm process node. The 8-kb array is based on a novel, 2-ported, 4-transistor NMOS-only bitcell with internal feedback to provide efficient operation in the target 28-nm FD-SOI technology. The fabricated memory macro achieves more than 1.6-ms data retention time at 27 degrees C, which is 30x longer than conventional gain-cell topologies when applied to this technology. The described 4-transistor dual-port nMOS array utilizes over 70% of the total memory macro area, while retaining almost 30% lower cell area than a single-ported 6T SRAM in the same technology.
引用
收藏
页码:1245 / 1256
页数:12
相关论文
empty
未找到相关数据