DCPA: approximate adder design exploiting dual carry prediction

被引:3
|
作者
Choi, Woong [1 ]
Shim, Minseob [2 ]
Seok, Hyelin [3 ]
Kim, Yongtae [3 ]
机构
[1] Sookmyung Womens Univ, Dept Elect Engn, Seoul 04310, South Korea
[2] Korea Elect Res Inst KERI, Chang Won, Gyeongnam, South Korea
[3] Kyungpook Natl Univ, Sch Comp Sci & Engn, Daegu 41566, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2021年 / 18卷 / 23期
基金
新加坡国家研究基金会;
关键词
approximate adder; dual carry prediction; energy efficiency; POWER; ACCURACY;
D O I
10.1587/elex.18.20210431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a novel approximate adder that significantly improves computation accuracy by utilizing a dual carry prediction and error reduction scheme. In our experiments, the proposed adder improves mean error distance (MED) and mean relative error distance (MRED) by up to 58.6% and 58.5%, respectively, when compared with existing approximate adders. Also, when implemented in 65-nm CMOS technology, the proposed adder reduces area, delay, and power by 37%, 48%, and 41%, respectively, compared with the traditional adder. Furthermore, the effectiveness of our design over existing adders is investigated using a digital image processing application.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] SCPA: A Segemented Carry Prediction Approximate Adder Structure
    Liu, Hao
    Wang, Ming-Jiang
    Liu, Ming
    IEICE ELECTRONICS EXPRESS, 2021,
  • [2] A Novel Approximate Adder Design Using Error Reduced Carry Prediction and Constant Truncation
    Lee, Jungwon
    Seo, Hyoju
    Seok, Hyelin
    Kim, Yongtae
    IEEE ACCESS, 2021, 9 : 119939 - 119953
  • [3] An accuracy enhanced error tolerant adder with carry prediction for approximate computing
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (04): : 324 - 330
  • [4] Approximate Floating Point Precise Carry Prediction Adder for FIR Filter Applications
    Sridhar, C.
    Kanhe, Aniruddha
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (10) : 6487 - 6509
  • [5] An Energy and Area Efficient Carry Select Adder with Dual Carry Adder Cell
    You, Heng
    Yuan, Jia
    Tang, Weidi
    Qiao, Shushan
    ELECTRONICS, 2019, 8 (10)
  • [6] Design of High Speed Carry Save Adder using Carry Lookahead Adder
    Javali, Ravikumar A.
    Nayak, Ramanath J.
    Mhetar, Ashish M.
    Lakkannavar, Manjunath C.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 33 - 36
  • [7] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [8] Carry based approximate full adder for low power approximate computing
    Ramasamy, Manickam
    Narmadha, G.
    Deivasigamani, S.
    2019 7TH INTERNATIONAL CONFERENCE ON SMART COMPUTING & COMMUNICATIONS (ICSCC), 2019, : 188 - 191
  • [9] EFCSA: An Efficient Carry Speculative Approximate Adder with Rectification
    Singh, Saurabh
    Mishra, Vishesh
    Satapathy, Sagar
    Pandey, Divy
    Goswami, Kaustav
    Banerjee, Dip Sankar
    Jajodia, Babita
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 266 - 272
  • [10] Approximate Conditional Carry Adder for Error Tolerant Applications
    Roy, Avishek Sinha
    Prasad, N.
    Dhar, Anindya Sundar
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,