Self-calibrating floating-point analog-to-digital converter

被引:0
|
作者
Groza, V [1 ]
Debski, M [1 ]
机构
[1] Univ Ottawa, Sch Informat Technol & Engn, Ottawa, ON, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Floating-Point Analog-to-Digital Converter (FPADC) is an extended version of the Fixed-Point ADC. It is designed to deal with a broader dynamic range of signals while exhibiting a smaller relative quantization error. The traditional implementation of the FPADC requires high-precision high-speed components in order to achieve these characteristics for high sampling rates. The paper introduces a new high-speed high-precision FPADC that employs low-grade components whose errors are compensated through a low-speed high-precision calibration mechanism. The precision is maintained at high values by additional hardware that periodically performs calibration cycles. A hybrid hardware-software implementation of the design is carried out and described. Finally, experimental measurements are performed to compare the characteristics of the new FPADC.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条