Low-Cost FPGA TDC With High Resolution and Density

被引:30
|
作者
Zheng, Jiajun [1 ,2 ]
Cao, Ping [1 ,3 ]
Jiang, Di [1 ,2 ]
An, Qi [1 ,2 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Peoples R China
[2] Univ Sci & Technol China, Dept Modern Phys, Hefei 230026, Peoples R China
[3] Univ Sci & Technol China, Sch Nucl Sci & Technol, Hefei 230026, Peoples R China
关键词
Field programmable gate arrays (FPGAs); rms resolution; time measurement; time-to-digital converters (TDCs); TO-DIGITAL CONVERTER;
D O I
10.1109/TNS.2017.2705802
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Time-to-digital converter (TDC) implemented in field programmable gate array (FPGA) has been developed for years and obtained superior performance. In an application with large amount of channels, tradeoff must be weighed between performance and cost if TDC is implemented in FPGA. Massive channels with high event rate also lead to big challenges for high data rate transmission in real time. Thus, it has great significance to develop time digitizers that accommodate high data rate with satisfying resolution and cost. In this paper, a TDC prototype with sandwich structure implemented in low-cost FPGA is presented. It contains 320 time measurement channels (ten TDC daughter cards) and can be used as digitizer for evaluating super module detectors in compressed baryonic matter time-of-fight experiment. Gigabit transceiver integrated in FPGA is utilized to support over 1-Gb/s data rate of a single TDC daughter. Preliminary tests show rms of leading edge measurement is better than 15 ps, and that of TOT measurement implemented by a single channel is better than 28 ps.
引用
收藏
页码:1401 / 1408
页数:8
相关论文
共 50 条
  • [41] LOW-COST WINCHESTER BOOSTS DENSITY
    MANUEL, T
    ELECTRONICS, 1980, 53 (25): : 48 - &
  • [42] Online Signature Verification Systems on a Low-Cost FPGA
    Canto Navarro, Enrique
    Ramos Lara, Rafael
    Lopez Garcia, Mariano
    APPLIED SCIENCES-BASEL, 2022, 12 (01):
  • [43] A low-cost, FPGA based, video streaming server
    Stewart, Graeme
    Renshaw, David
    Riley, Martyn
    2007 3RD SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2007, : 187 - +
  • [44] Low-cost FPGA/CPLD-to-ASIC conversions
    Lipman, J
    EDN, 1996, 41 (21) : 18 - 18
  • [45] Low-Cost and Programmable CRC Implementation Based on FPGA
    State Key Laboratory of Integrated Service Networks, Xidian University, Xi'an
    710071, China
    不详
    710100, China
    不详
    710121, China
    不详
    214121, China
    IEEE Trans. Circuits Syst. Express Briefs, 1 (211-215):
  • [46] A Low-Cost Methodology for EM Fault Emulation on FPGA
    Maistri, Paolo
    Po, Jiayun
    PROCEEDINGS OF THE 2022 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2022), 2022, : 1185 - 1188
  • [47] LCAM: Low-Cost Approximate Multiplier Design on FPGA
    Shu, Mingyu
    Liu, Qiang
    2022 21ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2022), 2022, : 311 - 311
  • [48] Low-Cost and Programmable CRC Implementation Based on FPGA
    Liu, Huan
    Qiu, Zhiliang
    Pan, Weitao
    Li, Jun
    Zheng, Ling
    Gao, Ya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 211 - 215
  • [49] A low-cost, high energy-density lead/acid battery
    Hariprakash, B
    Mane, AU
    Martha, SK
    Gaffoor, SA
    Shivashankar, SA
    Shukla, AK
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2004, 7 (03) : A66 - A69
  • [50] HIGH TECH AND LOW-COST
    GREVSTAD, E
    MICROCOMPUTING, 1984, 8 (08): : 6 - 7