Reconfigurable FPGA implementation of product accumulate codes

被引:0
|
作者
Koh, Tiong Aik [1 ]
Ng, Boon Chong [1 ]
Guan, Yong Liang [1 ]
Li, Tiffany Jing [2 ]
机构
[1] Nanyang Technol Univ, Sch EEE, Singapore 639798, Singapore
[2] Lehigh Univ, Dept ECE, Bethlehem, PA 18015 USA
关键词
interleaver; reconfigurable; product accumulate; code; FPGA; prime factor interleaver;
D O I
10.1109/SIPS.2007.4387553
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A memory-based, pipelined, serial architecture is developed for implementing product accumulate codes in field programmable gate arrays. A three-stage pipeline structure is exploited on the min-sum decoding algorithm to achieve full utilization of instantiated resources, to reduce latency, and to increase throughput while keeping the performance degradation minimal. Different types of interleavers are investigated and the quadratic permutation polynomial based inter-leaver is shown to be the best choice in terms of implementation cost, reconfigurability and bit error rate performance. The proposed decoder implemented in Xilinx 2v3000FG6764 chips is capable of processing one full decoding iteration for I encoded bit every clock. Thus regardless of the block size, throughput will be determined only by the number of iterations done while latency is linear to block size.
引用
收藏
页码:249 / +
页数:3
相关论文
共 50 条
  • [31] Extended Hamming accumulate codes and modified irregular repeat accumulate codes
    Park, SI
    Yang, K
    ELECTRONICS LETTERS, 2002, 38 (10) : 467 - 468
  • [32] Implementation of cryptographic applications on the reconfigurable FPGA coprocessor microEnable
    Singpiel, H
    Simmler, H
    Kugel, A
    Männer, R
    Vieira, ACC
    Galvez-Durand, F
    de Alcântara, JMS
    Alves, VC
    13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 359 - 362
  • [33] Reconfigurable ARINC 664 End System Implementation on FPGA
    Durceylan, Melike Nur
    Gemici, Omer Faruk
    Hokelek, Ibrahim
    Asmer, Hikmet
    2020 28TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2020,
  • [34] Control Petri Net Implementation into Partial Reconfigurable FPGA
    Wegrzyn, Agnieszka
    Wegrzyn, Marek
    PRZEGLAD ELEKTROTECHNICZNY, 2010, 86 (03): : 221 - 224
  • [35] An implementation of fuzzy logic controller on the reconfigurable FPGA system
    Kim, D
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2000, 47 (03) : 703 - 715
  • [36] Researching and implementation of reconfigurable Hash chip based on FPGA
    Yang Xiaohui
    Dai Zibin
    Liu Yuanfeng
    Wang Ting
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2007, 18 (01) : 183 - 187
  • [37] Implementation of dynamically reconfigurable test architecture for FPGA circuits
    Rozkovec, Martin
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 182 - 185
  • [38] An Energy-Efficient Reconfigurable Autoencoder Implementation on FPGA
    Isik, Murat
    Oldland, Matthew
    Zhou, Lifeng
    INTELLIGENT SYSTEMS AND APPLICATIONS, VOL 1, INTELLISYS 2023, 2024, 822 : 212 - 222
  • [40] Design and FPGA implementation of reconfigurable OFDM with improved PAPR
    Devarajan, N. Manikanda
    Chandrasekaran, M.
    OPTOELECTRONICS AND ADVANCED MATERIALS-RAPID COMMUNICATIONS, 2015, 9 (5-6): : 561 - 566