Timing simulation of digital circuits with binary decision diagrams

被引:2
|
作者
Ubar, R [1 ]
Jutman, A [1 ]
Peng, Z [1 ]
机构
[1] Tallinn Univ Technol, EE-200108 Tallinn, Estonia
关键词
D O I
10.1109/DATE.2001.915063
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Meeting timing requirements is an important constraint imposed on highly integrated circuits, and the verification of timing of a circuit before manufacturing is one of the critical tasks to be solved by CAD tools. In this paper, a new approach and the implementation of several algorithms to speed up gate-level timing simulation are proposed where, instead of gate delays, path delays for tree-like subcircuits (macros) are used. Therefore timing waveforms are calculated not for all internal nodes of the gate-level circuit but only for outputs of macros. The macros are represented by structurally synthesized binary decision diagrams (SSBDD) which enable a fast computation of delays for macros. The new approach to speed up the timing simulation is supported by encouraging experimental results.
引用
收藏
页码:460 / 466
页数:7
相关论文
共 50 条
  • [41] Binary superposed quantum decision diagrams
    Rosenbaum, David
    [J]. QUANTUM INFORMATION PROCESSING, 2010, 9 (04) : 463 - 496
  • [42] Factorization using binary decision diagrams
    Håvard Raddum
    Srimathi Varadharajan
    [J]. Cryptography and Communications, 2019, 11 : 443 - 460
  • [43] Binary decision diagrams on network of workstations
    Ranjan, RK
    Sanghavi, JV
    Brayton, RK
    SangiovanniVincentelli, A
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 358 - 364
  • [44] ON THE COMPUTATIONAL POWER OF BINARY DECISION DIAGRAMS
    SAWADA, H
    TAKENAGA, Y
    YAJIMA, S
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1994, E77D (06) : 611 - 618
  • [45] Factorization using binary decision diagrams
    Raddum, Havard
    Varadharajan, Srimathi
    [J]. CRYPTOGRAPHY AND COMMUNICATIONS-DISCRETE-STRUCTURES BOOLEAN FUNCTIONS AND SEQUENCES, 2019, 11 (03): : 443 - 460
  • [46] Reasoning with ordered binary decision diagrams
    Horiyama, T
    Ibaraki, T
    [J]. ALGORITHM AND COMPUTATION, PROCEEDINGS, 2001, 1969 : 120 - 131
  • [47] Binary decision diagrams in theory and practice
    Drechsler R.
    Sieling D.
    [J]. International Journal on Software Tools for Technology Transfer, 2001, 3 (2) : 112 - 136
  • [48] Binary decision diagrams and neural networks
    Prasad, P. W. C.
    Assi, Ali
    Beg, Azam
    [J]. JOURNAL OF SUPERCOMPUTING, 2007, 39 (03): : 301 - 320
  • [49] Reasoning with ordered binary decision diagrams
    Horiyama, T
    Ibaraki, T
    [J]. DISCRETE APPLIED MATHEMATICS, 2004, 142 (1-3) : 151 - 163
  • [50] A rewriting approach to binary decision diagrams
    Zantema, H
    van de Pol, J
    [J]. JOURNAL OF LOGIC AND ALGEBRAIC PROGRAMMING, 2001, 49 (1-2): : 61 - 86