A 40-Gb/s transceiver in 0.13-μm CMOS technology

被引:10
|
作者
Kim, Jeong-Kyoum [1 ]
Kim, Jaeha [3 ]
Kim, Gyudong [2 ]
Chi, Hankyu [1 ]
Jeong, Deog-Kyoon [1 ]
机构
[1] Seoul Natl Univ, Seoul, South Korea
[2] Silicon Image, Sunnyvale, CA USA
[3] Rambus Inc, Los Altos, CA USA
关键词
D O I
10.1109/VLSIC.2008.4586004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated 40-Gb/s transceiver is implemented in a 0.13-mu m CMOS technology. This paper describes the challenges in designing a 20-GHz input sampler, a 20-GHz quadrature LC-VCO, a 20-GHz bang-bang phase detector, and a 40-Gb/s equalizer. The transceiver occupies 1.7 x 2.9mm(2) and dissipates 3.6W from a 1.45-V supply. With the equalizer on, the transmit jitter of the 39-Gb/s 2(15)-1 PRBS data is 1.85ps(rms) over a wire-bonded plastic ball grid array (PBGA) package, an 8-mm RO-4350B PCB trace, an on-board 2.4-mm connector, and a 1m-long 2.4-mm coaxial cable, while the recovered clock jitter is 1.77 ps(rms). The measured BER is < 10(-14).
引用
收藏
页码:196 / +
页数:2
相关论文
共 50 条
  • [21] A 40-to-76 GHz Balanced Distributed Doubler in 0.13-μm CMOS Technology
    Huang, Bo-Jiun
    Huang, Bo-, Jr.
    Chen, Chung-Chun
    Lin, Kun-You
    Wang, Huei
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 17 - +
  • [22] 40-Gb/s amplifier and ESD protection circuit in 0.18-μm CMOS technology
    Galal, S
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) : 2389 - 2396
  • [23] A Fully Integrated X-Band Phased-Array Transceiver in 0.13-μm CMOS Technology
    Wang, Ruitao
    Wang, Zhikai
    Yin, Sen
    Zhang, Jian
    Wang, Yan
    2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [24] A 5 Gb/s transceiver in 0.13 mu m CMOS for PCIE2.0
    Luo Gang
    Gao Changping
    Zeng Xianjun
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (08)
  • [25] A High-Linearity WCDMA/GSM Reconfigurable Transceiver in 0.13-μm CMOS
    Huang, Yumei
    Li, Weinan
    Hu, Song
    Xie, Renzhong
    Li, Xin
    Fu, Jian
    Sun, Yu
    Pan, Yaohua
    Chen, Hu
    Jiang, Chen
    Liu, Junren
    Chen, Qihui
    Qiu, Dong
    Qin, Yajie
    Hong, Zhiliang
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (01) : 204 - 217
  • [26] A 1.5 Gbps Transceiver Chipset in 0.13-μm CMOS for Serial Digital Interface
    Lee, Kyungmin
    Kim, Seung-Hoon
    Park, Sung Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 552 - 560
  • [27] A 40-Gb/s Optical Transceiver Front-End in 45 nm SOI CMOS
    Kim, Joohwa
    Buckwalter, James F.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 615 - 626
  • [28] A 40Gb/s low-power analog equalizer in 0.13μm CMOS technology
    Lu, Jian-Hao
    Chen, Ke-Hou
    Liu, Shen-Iuan
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 54 - +
  • [29] 80 Gb/s 2:1 multiplexer in 0.13-μm SiGe BiCMOS technology
    赵衍
    王志功
    李伟
    Journal of Semiconductors, 2009, 30 (02) : 81 - 84
  • [30] Development of Varied CMOS Ring Oscillator Topologies in 0.13-μm CMOS Technology
    Anuar, Sohiful Zainol Murad
    Rizalafande, Che Ismail
    Mukhzeer, Mohamad Shahimin
    Fairus, Mohd Ahmad
    Rohana, Sapawi
    ADVANCED RESEARCH IN MATERIAL SCIENCE AND MECHANICAL ENGINEERING, PTS 1 AND 2, 2014, 446-447 : 882 - +