High performance architectures for chip-to-chip communications on network line cards

被引:0
|
作者
Engel, Jacob [1 ]
Kocak, Taskin [1 ]
机构
[1] Univ Cent Florida, Dept Elect & Comp Engn, Orlando, FL 32816 USA
关键词
network processors; memory management; linecards; interconnect systems; k-ary n-cube networks; shared-bus;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose two hypercube-based, off-chip interconnect architectures, called 3D-interconnects, to communicate between processing elements and memory modules located on network linecards. Our main goal is to increase the throughput of the memory system since most currently deployed linecard designs reach their maximum transfer rate. Moreover, line rates are constantly increasing while at the same time more data and functionality are embedded in each packet. The 3D-interconnect architectures allow multiple packet processing elements on a linecard to access multiple memory modules. The novelty of the proposed interconnects is their application and implementation as off-chip interconnects on the linecard board. Our interconnects include multiple, highly efficient techniques to route, switch, and control packet flows in order to minimize congestion spots within the interconnects and packet loss. Performance results show that both 3D-interconnects, studied in this paper, achieve high throughput, low latency results surpassing other common interconnects currently deployed. Furthermore, the interconnects were able to sustain high traffic load while keeping low failure rates and high bandwidth utilization levels.
引用
收藏
页码:193 / 209
页数:17
相关论文
共 50 条
  • [41] High-Performance Adaption of ARM Processors into Network-on-Chip Architectures
    Tung Nguyen
    Duy-Hieu Bui
    Hai-Phong Phan
    Trang-Trinh Dang
    Xuan-Tu Tran
    [J]. 2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 222 - 227
  • [42] Photonic Network-on-Chip (NoC) Architectures for the High Performance Computing Systems
    Sarkar, Sayani
    Pal, Shantanu
    [J]. PROCEEDINGS OF 2018 IEEE APPLIED SIGNAL PROCESSING CONFERENCE (ASPCON), 2018, : 198 - 203
  • [43] Linear MIMO Equalization for High-Speed Chip-to-Chip Communication
    Jacobs, Lennert
    Guenach, Mamoun
    Moeneclaey, Marc
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2015, : 4978 - 4983
  • [44] High-speed flex-circuit chip-to-chip interconnects
    Braunisch, Henning
    Jaussi, James E.
    Mix, Jason A.
    Trobough, Mark B.
    Horine, Bryce D.
    Prokofiev, Victor
    Lu, Daoqiang
    Baskaran, Rajashree
    Meier, Pascal C. H.
    Han, Dong-Ho
    Mallory, Kent E.
    Leddige, Michael W.
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (01): : 82 - 90
  • [45] A 410 GHz OOK Transmitter in 28 nm CMOS for Short Distance Chip-to-Chip Communications
    Standaert, Alexander
    Reynaert, Patrick
    [J]. PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 240 - 243
  • [46] MicroLED Array-based Optical Links Using Imaging Fiber for Chip-to-chip Communications
    Pezeshki, Bardia
    Khoeini, Farzad
    Tselikov, Alex
    Kalman, Rob
    Danesh, Cameron
    Afifi, Emad
    [J]. 2022 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2022,
  • [47] An all-solid-state, WDM silicon photonic digital link for chip-to-chip communications
    Thacker, Hiren D.
    Zheng, Xuezhe
    Lexau, Jon
    Shafiiha, Roshanak
    Shubin, Ivan
    Lin, Shiyun
    Djordjevic, Stevan
    Amberg, Philip
    Chang, Eric
    Liu, Frankie
    Simons, John
    Lee, Jin-Hyoung
    Abed, Arin
    Liang, Hong
    Luo, Ying
    Yao, Jin
    Feng, Dazeng
    Asghari, Mehdi
    Ho, Ron
    Raj, Kannan
    Cunningham, John E.
    Krishnamoorthy, Ashok V.
    [J]. OPTICS EXPRESS, 2015, 23 (10): : 12808 - 12822
  • [48] Ortho-Mode Sub-THz Interconnect Channel for Planar Chip-to-Chip Communications
    Yu, Bo
    Ye, Yu
    Ding, Xuan
    Liu, Yuhao
    Xu, Zhiwei
    Liu, Xiaoguang
    Gu, Qun Jane
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2018, 66 (04) : 1864 - 1873
  • [49] A 140 GHz multi-gigabits Self-heterodyne Transceiver for Chip-to-Chip Communications
    Foulon, Samuel
    Pruvost, Sebastien
    Pache, Denis
    Loyez, Christophe
    Rolland, Nathalie
    [J]. 2014 44TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2014, : 901 - 904
  • [50] High-speed and high-density chip-to-chip interconnections: Trends and techniques
    Schmatz, ML
    [J]. ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 23 - 24