Low-temperature and low thermal budget fabrication of polycrystalline silicon thin-film transistors

被引:7
|
作者
Lin, HY
Chang, CY
Lei, TF
Liu, FM
Yang, WL
Cheng, JY
Tseng, HC
Chen, LP
机构
[1] NATL CHIAO TUNG UNIV, INST ELECT, HSINCHU 300, TAIWAN
[2] FENG CHIA UNIV, DEPT ELECT ENGN, TAICHUNG 40724, TAIWAN
[3] NATL NANO DEVICE LABS, HSINCHU 300, TAIWAN
关键词
D O I
10.1109/55.541762
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A top-gate self-aligned n-channel polycrystalline silicon (poly-Si) thin-film transistor (TFT) has been fabricated with low temperature (less than or equal to 550 degrees C) and low thermal budget process. The ultrahigh vacuum chemical vapor deposition (UHV/CVD) grown poly-Si was served as the channel film, the chemical mechanical polishing (CMP) technique was used to polish the channel surface, plasma-enhanced chemical vapor deposited (PECVD) tetraethylorthosilicate (TEOS) oxide was used as the gate dielectric, and NH3 plasma was used to passive the device. In this process, the solid phase crystallization (SPC) step Is not needed. A field effect mobility of 46 cm(2)/V-s, ON/OFF current ratio of over 10(7), and threshold voltage of 0.8 V are obtained. The significant reduction in process temperature and thermal budget make this process advantageous for larger-area-display peripheral driver circuits on glass substrate.
引用
收藏
页码:503 / 505
页数:3
相关论文
共 50 条
  • [1] Flexible low-temperature polycrystalline silicon thin-film transistors
    Chang, T-C
    Tsao, Y-C
    Chen, P-H
    Tai, M-C
    Huang, S-P
    Su, W-C
    Chen, G-F
    [J]. MATERIALS TODAY ADVANCES, 2020, 5
  • [2] LOW-TEMPERATURE OPERATION OF POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS
    MORI, H
    HATA, K
    HASHIMOTO, T
    WU, IW
    LEWIS, AG
    KOYANAGI, M
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1991, 30 (12B): : 3710 - 3714
  • [3] LOW-TEMPERATURE POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS FOR DISPLAYS
    HSEIH, BC
    HATALIS, MK
    GREVE, DW
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (11) : 1842 - 1845
  • [4] A reliability model for low-temperature polycrystalline silicon thin-film transistors
    Chen, Chih-Yang
    Lee, Jam-Wem
    Lee, Po-Hao
    Chen, Wei-Cheng
    Lin, Hsiao-Yi
    Yeh, Kuan-Lin
    Ma, Ming-Wen
    Wang, Shen-De
    Lei, Tan-Fu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (05) : 392 - 394
  • [5] Reliability analysis of ultra low-temperature polycrystalline silicon thin-film transistors
    Ueno, Hitoshi
    Sugawara, Yuta
    Yano, Hiroshi
    Hatayama, Tomoaki
    Uraoka, Yukiharu
    Fuyuki, Takashi
    Jung, Ji Sim
    Park, Kyung Bae
    Kim, Jong Man
    Kwon, Jang Yeon
    Noguchi, Takashi
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (3B): : 1303 - 1307
  • [6] Low-Temperature Polycrystalline Silicon Thin-Film Transistors and Circuits on Flexible Substrates
    P. C. van der Wilt
    M. G. Kane
    A. B. Limanov
    A. H. Firester
    L. Goodman
    J. Lee
    J. R. Abelson
    A. M. Chitu
    James S. Im
    [J]. MRS Bulletin, 2006, 31 : 461 - 465
  • [7] Low-temperature polycrystalline silicon thin-film transistors and circuits on flexible substrates
    van der Wilt, P. C.
    Kane, M. G.
    Limanov, A. B.
    Firester, A. H.
    Goodman, L.
    Lee, J.
    Abelson, J. R.
    Chitu, A. M.
    Im, James S.
    [J]. MRS BULLETIN, 2006, 31 (06) : 461 - 465
  • [8] Low-Temperature Polycrystalline-Silicon Tunneling Thin-Film Transistors With MILC
    Chen, Yi-Hsuan
    Yen, Li-Chen
    Chang, Tien-Shun
    Chiang, Tsung-Yu
    Kuo, Po-Yi
    Chao, Tien-Sheng
    [J]. IEEE ELECTRON DEVICE LETTERS, 2013, 34 (08) : 1017 - 1019
  • [9] Bias temperature instabilities for low-temperature polycrystalline silicon complementary thin-film transistors
    Chen, Chih-Yang
    Lee, Jam-Wem
    Ma, Ming-Wen
    Chen, Wei-Cheng
    Lin, Hsiao-Yi
    Yeh, Kuan-Lin
    Wang, Shen-De
    Lei, Tan-Fu
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2007, 154 (08) : H704 - H707
  • [10] Negative bias temperature instability in low-temperature polycrystalline silicon thin-film transistors
    Chen, Chih-Yang
    Lee, Jain-Wem
    Wang, Shen-De
    Shieh, Ming-Shan
    Lee, Po-Hao
    Chen, Wei-g Chen
    Lin, Hsiao-Yi
    Yeh, Kuan-Lin
    Lei, Tan-Fu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (12) : 2993 - 3000