A quantitative approach to nonlinear process design rule scaling

被引:0
|
作者
Gold, SM [1 ]
Bernhardt, B [1 ]
Brown, RB [1 ]
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a quantitative methodology for selecting nonlinear design rule scale factors that provide the most cost-efficient improvements in IC performance and area. The methodology includes identifying the design rules which have the greatest impact on the scaling objective and analyzing the area and performance improvements as these rules are scaled through a range of practical scale factors. Power and delay improvement data is then combined with die cost estimates to produce a cost/benefit ratio, a quantitative metric for design rule scaling cost-efficiency. The slopes and inflection points of cost/benefit vs. scale factor plots will guide process engineers in selecting scale factors for the various design rules. This procedure is repeated using the results of one iteration as the starting point for the next. The cost/benefit analysis methodology is demonstrated by comparing embedded static RAMs implemented in a complementary GaAs (CGaAs(TM)) process. The SRAMs are generated by a process-independent, optimizing SRAM compiler which can create SRAM macrocells for any complementary technology. A cost/benefit analysis of the CGaAs design rules shows that when operating under a fixed spending cap for process scaling research, development, and capital equipment acquisition, nonlinear scaling can provide greater improvements in area and performance than linear scaling. The results also show that for a 0.5-mu m CGaAs process to be fabricated in high volume, the first scaling step should be a 30% reduction of the source drain area and via/metal pitch, gate metal to ohmic spacing, and gate metal spacing design rules.
引用
收藏
页码:99 / 112
页数:14
相关论文
共 50 条
  • [21] Constrained scaling approach for design rainfall estimation
    Yue-Ping Xu
    Yeou-Koung Tung
    Stochastic Environmental Research and Risk Assessment, 2009, 23 : 697 - 705
  • [22] Scaling Rule for Very Shallow Trench IGBT toward CMOS Process Compatibility
    Tanaka, Masahiro
    Omura, Ichiro
    2012 24TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2012, : 177 - 180
  • [23] A FORMAL APPROACH TO DESIGN-RULE CHECKING
    MODARRES, H
    LOMAX, RJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (04) : 561 - 573
  • [24] A RULE BASED APPROACH TO OPTIMUM DESIGN MODELING
    CHEN, JL
    HAJELA, P
    COMPUTERS & STRUCTURES, 1989, 33 (01) : 117 - 128
  • [25] Rule mining and intelligent prediction in process plant design
    Wen, Rui
    Tang, Weiqing
    Su, Zhiyong
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2015, 27 (05): : 930 - 939
  • [26] An information-theoretic approach to quantitative association rule mining
    Ke, Yiping
    Cheng, James
    Ng, Wilfred
    KNOWLEDGE AND INFORMATION SYSTEMS, 2008, 16 (02) : 213 - 244
  • [27] An information-theoretic approach to quantitative association rule mining
    Yiping Ke
    James Cheng
    Wilfred Ng
    Knowledge and Information Systems, 2008, 16 : 213 - 244
  • [28] NONLINEAR-ANALYSIS IN PROCESS DESIGN
    SEIDER, WD
    BRENGEL, DD
    WIDAGDO, S
    AICHE JOURNAL, 1991, 37 (01) : 1 - 38
  • [29] Nonlinear observer design for process monitoring
    Kazantzis, N
    Kravaris, C
    Wright, RA
    INDUSTRIAL & ENGINEERING CHEMISTRY RESEARCH, 2000, 39 (02) : 408 - 419
  • [30] Nonlinear programming in process modeling and design
    Tortorelli, DA
    Michaleris, P
    JOM-JOURNAL OF THE MINERALS METALS & MATERIALS SOCIETY, 2003, 55 (03): : 46 - 54