共 50 条
- [1] Low Power SRAM cell Design Using Independent Gate FinFET [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (2-3): : 101 - 113
- [2] New SRAM Cell Design for Low Power and High Reliability using 32nm Independent Gate FinFET Technology [J]. IEEE INTERNATIONAL WORKSHOP ON DESIGN AND TEST OF NANO DEVICES, CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 25 - 28
- [4] Low Power 8T SRAM Using 32nm Independent Gate FinFET Technology [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 247 - 250
- [5] Low Power and Roboust FinFET SRAM cell Using Independent Gate Control [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 49 - 52
- [6] Design of a 32nm Independent Gate FinFET based SRAM Cell with Improved Noise Margin for Low Power Application [J]. 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
- [7] Independent-Double-Gate FinFET SRAM Technology [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (04): : 413 - 423
- [8] Independent-Double-Gate FinFET SRAM Technology [J]. DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 193 - 199
- [9] Simulation of self-heating effects in 30nm gate length FinFET [J]. ULIS 2008: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON, 2008, : 71 - +
- [10] Low-voltage 6T FinFET SRAM cell with high SNM using HfSiON/TiN gate stack, fin widths down to 10nm and 30nm gate length [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 59 - +