Low Power SRAM Design using Independent Gate FinFET at 30nm Technology

被引:0
|
作者
Chodankar, Prathamesh [1 ]
Gangad, Ajit [1 ]
Suryavanshi, Indraneel [1 ]
机构
[1] VIT Univ, Sch Elect Engn, VLSI Design, Vellore, Tamil Nadu, India
关键词
FinFET; SRAM; Threshold Voltage(Vt);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficient and low power circuit designing has become challenging for many years. Now a day in Modern IC designing, SRAM design somewhat significant because it will occupy more space on a die and consumes large fraction of energy of the chip. Scaling of conventional CMOS circuit leads to have short channel effects due to which, effect such as drain induced barrier lowering, hot electron effect, punch through etc. takes place and hence leakage power increases in the transistor. In this paper, to minimize short channel effects, we have designed SRAM cell using double gate FinFET. FinFET may be the most promising device in the LSI (large scale integration) circuits because it realizes the self-aligned double-gate structure easily. Simulation is performed with Cadence virtuoso tool. The low power in SRAM is achieved by driving the two gates of FinFET independently. We have designed some SRAM circuits using FinFET and compared their results. After that, using the best configuration we have designed 8x8 memory array.
引用
收藏
页码:52 / 56
页数:5
相关论文
共 50 条
  • [1] Low Power SRAM cell Design Using Independent Gate FinFET
    Sikarwar, Vandna
    Khandelwal, Saurabh
    Akashe, Shyam
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2014, 9 (2-3): : 101 - 113
  • [2] New SRAM Cell Design for Low Power and High Reliability using 32nm Independent Gate FinFET Technology
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. IEEE INTERNATIONAL WORKSHOP ON DESIGN AND TEST OF NANO DEVICES, CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 25 - 28
  • [3] Analysis and design of low power SRAM cell using independent gate FinFET
    Sikarwar V.
    Khandelwal S.
    Akashe S.
    [J]. Radioelectronics and Communications Systems, 2013, Allerton Press Incorporation (56) : 434 - 440
  • [4] Low Power 8T SRAM Using 32nm Independent Gate FinFET Technology
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 247 - 250
  • [5] Low Power and Roboust FinFET SRAM cell Using Independent Gate Control
    Bagheriye, Leila
    Saeidi, Roghayeh
    Toofan, Siroos
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 49 - 52
  • [6] Design of a 32nm Independent Gate FinFET based SRAM Cell with Improved Noise Margin for Low Power Application
    Rahaman, Mirwaiz
    Mahapatra, Rajat
    [J]. 2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [7] Independent-Double-Gate FinFET SRAM Technology
    Endo, Kazuhiko
    Ouchi, Shin-ichi
    Matsukawa, Takashi
    Liu, Yongxun
    Masahara, Meishoku
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (04): : 413 - 423
  • [8] Independent-Double-Gate FinFET SRAM Technology
    Endo, K.
    O'uchi, S.
    Matsukawa, T.
    Liu, Y.
    Masahara, M.
    [J]. DIELECTRIC MATERIALS AND METALS FOR NANOELECTRONICS AND PHOTONICS 10, 2012, 50 (04): : 193 - 199
  • [9] Simulation of self-heating effects in 30nm gate length FinFET
    Braccioli, M.
    Curatola, G.
    Yang, Y.
    Sangiorgi, E.
    Fiegna, C.
    [J]. ULIS 2008: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON, 2008, : 71 - +
  • [10] Low-voltage 6T FinFET SRAM cell with high SNM using HfSiON/TiN gate stack, fin widths down to 10nm and 30nm gate length
    Collaert, N.
    von Arnim, K.
    Rooyackers, R.
    Vandeweyer, T.
    Mercha, A.
    Parvais, B.
    Witters, L.
    Nackaerts, A.
    Sanchez, E. Altamirano
    Demand, A.
    Hikavyy, A.
    Demuynck, S.
    Devriendt, K.
    Bauer, F.
    Ferain, I.
    Veloso, A.
    De Meyer, K.
    Biesemans, S.
    Jurczak, M.
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 59 - +