An On-Chip Static and Dynamic DAC Error Correction Technique for High Speed Multibit Delta-Sigma Modulators

被引:0
|
作者
Basak, Debajit [1 ,2 ]
Kalani, Sarthak [2 ]
Kinget, Peter [2 ]
Pun, Kong-Pang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Elect Engn, Hong Kong, Hong Kong, Peoples R China
[2] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
关键词
static and dynamic calibration; Gm-C integrator; current-steering DAC; continuous-time delta-sigma modulator;
D O I
10.1109/ISCAS.2018.8351519
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an on-chip technique for calibrating static and dynamic DAC errors in a multibit continuous-time (CT) Delta-Sigma (Delta Sigma) modulator. Dynamic errors such as inter-symbol-interference (ISI) affect the DAC output at every data transition and significantly deteriorate the in-band noise floor in high-speed applications. In the proposed technique, a compensation current is injected in the loop at every up-transition of input data to cancel the ISI error of each unit cell, thus improving its dynamic linearity. High linearity merged-input -feedback Gm-C integrators have been shown to enhance the converter's linearity and reduce power but require that the feedback DAC common mode matches the input-signal common mode. A biasing circuit for the current-steering feedback DAC is proposed to match its output common mode to the input signal common mode across PVT. Simulation results for a 70 MHz bandwidth, 3rd order modulator, operating at a 2.8 GHz sampling rate, show a 2.8dB improvement in the in-band noise with the proposed dynamic calibration technique as well as maintaining the common-mode matching requirements across PVT.
引用
收藏
页数:5
相关论文
共 32 条
  • [21] A Real Time Multi-Bit DAC Mismatch Estimation & Correction Technique For Wideband Continuous Time Sigma Delta Modulators
    Bal, Ankur
    Gupta, Sharad
    Singh, Rupesh
    [J]. 2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 39 - 43
  • [22] Design techniques for very high speed digital delta-sigma modulators aimed at all-digital RE transmifters
    Frappe, A.
    Flament, A.
    Kaiser, A.
    Stefanelli, B.
    Cathelin, A.
    Daouphars, R.
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1113 - +
  • [23] A Wide Dynamic Range Neural Data Acquisition System With High-Precision Delta-Sigma ADC and On-Chip EC-PC Spike Processor
    Xu, Jian
    Anh Tuan Nguyen
    Wu, Tong
    Zhao, Wenfeng
    Luu, Diu Khue
    Yang, Zhi
    [J]. IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2020, 14 (03) : 425 - 440
  • [24] An Automatic Tuning Technique for Background Frequency Calibration in Gyroscope Interfaces based on High Order Bandpass Delta-Sigma Modulators
    Afifi, M.
    Maurer, M.
    Hehn, T.
    Taschwer, A.
    Manoli, Y.
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1730 - 1733
  • [25] Gm-Cell Nonlinearity Compensation Technique Using Single-bit Quantiser and FIR DAC in Gm-C Based Delta-Sigma Modulators
    Basak, Debajit
    Pun, Kong-Pang
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1510 - 1513
  • [26] Decimation Filters for High-Speed Delta-Sigma Modulators With Passband Constraints: General Versus CIC-Based FIR Filters
    Gustafsson, Oscar
    Johansson, Hakan
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2205 - 2208
  • [27] A FORWARD ERROR CORRECTION TECHNIQUE USING A HIGH-SPEED, HIGH-RATE SINGLE CHIP CODEC
    BOYD, RW
    HARTMAN, WF
    JONES, RE
    [J]. 1989 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1-3: BRIDGING THE GAP : INTEROPERABILITY, SURVIVABILITY, SECURITY, 1989, : 166 - 170
  • [28] Considerations for High-Speed Configurable-bandwidth Time-interleaved Digital Delta-Sigma Modulators and Synthesis in 28 nm UTBB FDSOI
    Marin, Razvan-Cristian
    Frappe, Antoine
    Kaiser, Andreas
    Cathelin, Andreia
    [J]. 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [29] A High Dynamic Range and Low Power Consumption Audio Delta-Sigma Modulator with Opamp Sharing Technique among Three Integrators
    Kanemoto, Daisuke
    Ido, Toru
    Taniguchi, Kenji
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (08): : 1427 - 1433
  • [30] EMC analysis of high-speed on-chip interconnects via a mixed quasi-static finite difference - FEM technique
    Yioultsis, Traianos V.
    Kosmanis, Theodoros I.
    Rekanos, Ioannis T.
    Tsiboukis, Theodoros D.
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2007, 43 (04) : 1365 - 1368