VLSI Implementation of a Quasi-ML, Energy Efficient Fixed Complexity Sphere Decoder for MIMO Communication System

被引:0
|
作者
Lee, Kelvin [1 ]
Daneshrad, Babak [1 ]
机构
[1] Univ Calif Los Angeles, EE Dept, Los Angeles, CA 90095 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low power VLSI implementation of a novel Multiple-Input Multiple-Output (MIMO) decoder which combines Fixed Complexity Sphere Decoder (FSD) algorithm, real-valued lattice formulation and Pair-wise sorted QR decomposition (P-SQRD) searching approach to simultaneously improve the throughput, bit error rate (BER) and complexity. Two-stage approximate sorting scheme with minimum data swapping is adopted to realize a power efficient architecture. This ASIC is implemented in IBM 90 nm 8 metal layer standard CMOS technology with core area of 1.3 mm(2). This design supports 4x4 antenna array with flexible modulations from BPSK to 16-QAM. At 0.8V core power supply, the estimated peak data rate exceeds 1.44Gbps. The estimated energy efficiency is 15.4 pJ/bit which is 50% better than the other state of the art SDs [1], [7].
引用
收藏
页码:3529 / 3532
页数:4
相关论文
共 50 条
  • [41] VLSI Implementation of a Fixed-Complexity Soft-Output MIMO Detector for High-Speed Wireless
    Wu, Di
    Eilert, Johan
    Asghar, Rizwan
    Liu, Dake
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2010,
  • [42] VLSI implementation of a 600-Mbps MIMO-OFDM wireless communication system
    Yoshizawa, Shingo
    Miyanaga, Yoshikazu
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 93 - +
  • [43] A new reduced-complexity ML joint detection algorithm based sphere decoder for LS-CDMA system
    Rao Wenyuan
    Dai Liyun
    2006 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-4, 2006, : 61 - 64
  • [44] VLSI implementation of an area and energy efficient FFT/IFFT core for MIMO-OFDM applications
    Elango, Konguvel
    Muniandi, Kannan
    ANNALS OF TELECOMMUNICATIONS, 2020, 75 (5-6) : 215 - 227
  • [45] VLSI implementation of an area and energy efficient FFT/IFFT core for MIMO-OFDM applications
    Konguvel Elango
    Kannan Muniandi
    Annals of Telecommunications, 2020, 75 : 215 - 227
  • [46] VLSI design and implementation of low-complexity adaptive turbo-code encoder and decoder for wireless mobile communication applications
    Hong, SJ
    Yi, JW
    Stark, WE
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 233 - 242
  • [47] Design and Implementation of a Low Complexity VLSI Turbo-Code Decoder Architecture for Low Energy Mobile Wireless Communications
    Sangjin Hong
    Wayne E. Stark
    Journal of VLSI signal processing systems for signal, image and video technology, 2000, 24 : 43 - 57
  • [48] Design and implementation of a low complexity VLSI turbo-code decoder architecture for low energy mobile wireless communications
    Hong, SJ
    Stark, WE
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 24 (01): : 43 - 57
  • [49] VLSI Implementation of Reduced Complexity Wallace Multiplier Using Energy Efficient CMOS Full Adder
    Khan, Shahebaj
    Kakde, Sandeep
    Suryawanshi, Yogesh
    2013 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2013, : 120 - 123
  • [50] VLSI Design and Hardware Implementation of High-Speed Energy-Efficient Logarithmic-MAP Decoder
    Shresthal, Rahul
    Paily, Roy P.
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 406 - 412