Lowest Cost of Ownership for Chip to Wafer Bonding with the Advanced Chip to Wafer Bonding Process Flow

被引:1
|
作者
Sigl, A. [1 ]
Glinsner, T. [1 ]
Pichler, C. [2 ]
Scheiring, C. [2 ]
Kettner, P. [1 ]
机构
[1] EV Grp, DI Erich Thallner Str 1, A-4782 St Florian Inn, Austria
[2] Datacon Semicond Equipment GmbH, A-6240 Radfeld, Austria
关键词
D O I
10.1109/EPTC.2009.5416502
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The shrinkage and the integration of various functionalities into electrical devices, like computers or mobile phones, lead to an ongoing need for shrinkage of the integrated semiconductor units. One possibility for manufacturing of highly integrated electrical devices is the System in Package (SiP) approach where various semiconductor chips with different functionalities are stacked and electrically connected to each other. The shrinkage affects all levels of the SiP, e.g. the transistor size, the die thickness, the height of the die stack and also the dimension and shape of interconnects between the dies. The shrinkage of the die thickness and the interconnects can cause difficulties of the existing widely used joint technologies, e.g. solder bumping, because of low amount of involved solder, so that the assembly yields drops and the reliability of the interconnects lowers. The Advanced Chip to Wafer (AC2W) bonding is a two step process for stacking and bonding dies on wafers. First all dies are aligned and tacked on the wafer and in the second step all dies are bonded simultaneously permanently to the wafer. This process allows having force while bonding the dies on the wafer. In that way low solder volume interconnects can be formed on a wafer level with high assembly yield and throughput. The Cost of Ownership (CoO) connected with the throughput of the AC2W process can be an order of magnitude smaller then for comparable chip to wafer bonding processes and therefore the AC2W offers a low cost chip to wafer bonding process for high volume production. This paper will show the AC2W bonding process in detail, some issues at die joint shrinkage, a comprehensive throughput and CoO comparison between the AC2W and comparable process flows and the usage of the AC2W for multiple die layer stacking.
引用
收藏
页码:459 / +
页数:2
相关论文
共 50 条
  • [31] Comprehensive study on Chip to wafer hybrid bonding process for fine pitch high density heterogeneous applications
    Lim, Sharon Pei Siang
    Chong, Ser Choong
    Chidambaram, Vivek
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 438 - 444
  • [32] Distortion Simulation for Direct Wafer-to-Wafer Bonding Process
    Ip, Nathan
    Nejadsadeghi, Nima
    Kohama, Norifumi
    Tanoue, Hayato
    Motoda, Kimio
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 694 - 698
  • [33] FE Modeling and Analysis on Thermosonic Flip Chip Bonding Process for Cu/low-k Wafer
    Zhang, Xuezhi
    Gao, Jian
    Chen, Yun
    He, Yunbo
    Chen, Xin
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 404 - 408
  • [34] Process and Design Consideration for Wafer-to-Wafer Hybrid Bonding
    Wang, I-Ting
    Chui, K. J.
    Zhu, Yao
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 725 - 728
  • [35] Bonding Position Accuracy of Direct Transfer Bonding, Chip-on-wafer Bonding for III-V/Si Heterogeneous Integration
    Onodera, Hiromu
    Kikuchi, Takehiko
    Ohiso, Yoshitaka
    Amemiya, Tomohiro
    Nishiyama, Nobuhiko
    2021 7TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2021, : 29 - 29
  • [36] Advanced Dicing Technologies for Combination of Wafer to Wafer and Collective Die to Wafer Direct Bonding
    Inoue, Fumihiro
    Phommahaxay, Alain
    Podpod, Arnita
    Suhard, Samuel
    Sleeckx, Erik
    Rebibis, Kenneth June
    Miller, Andy
    Beyne, Eric
    Hoshino, Hitoshi
    Moeller, Berthold
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 437 - 445
  • [37] New RDL-First PoP Fan-Out Wafer-Level Package Process with Chip-to-Wafer Bonding Technology
    Son, SeungNam
    Khim, DongHyun
    Yun, SeokHun
    Park, JunHwan
    Jeong, EunTaek
    Yi, JiHun
    Yoo, JinKun
    Yang, KiYeul
    Yi, MinJae
    Lee, SangHyoun
    Do, WonChul
    Khim, JinYoung
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1910 - 1915
  • [38] Current and future three-dimensional LSI integration technology by "Chip on chip", "Chip on wafer" and "Wafer on wafer"
    Borkohara, Manabu
    Motoyoshi, Makoto
    Kamibayashi, Kazutoshi
    Koyanagi, Mitsumasa
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 35 - +
  • [39] 0.5 μm Pitch Wafer-to-wafer Hybrid Bonding with SiCN Bonding Interface for Advanced Memory
    Ma, Kai
    Bekiaris, Nikolaos
    Ramaswami, Sesh
    Ding, Taotao
    Probst, Gernot
    Burggraf, Juergen
    Uhrmann, Thomas
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1110 - 1114
  • [40] Single Sided Heating Method for Chip-to-Wafer Bonding with Submicron Cu/In Interconnects
    Chang, Ching-Yun
    Lee, Shih-Wei
    Chang, Geng-Ming
    Chen, Kuan-Neng
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 38 - 41