Lowest Cost of Ownership for Chip to Wafer Bonding with the Advanced Chip to Wafer Bonding Process Flow

被引:1
|
作者
Sigl, A. [1 ]
Glinsner, T. [1 ]
Pichler, C. [2 ]
Scheiring, C. [2 ]
Kettner, P. [1 ]
机构
[1] EV Grp, DI Erich Thallner Str 1, A-4782 St Florian Inn, Austria
[2] Datacon Semicond Equipment GmbH, A-6240 Radfeld, Austria
关键词
D O I
10.1109/EPTC.2009.5416502
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The shrinkage and the integration of various functionalities into electrical devices, like computers or mobile phones, lead to an ongoing need for shrinkage of the integrated semiconductor units. One possibility for manufacturing of highly integrated electrical devices is the System in Package (SiP) approach where various semiconductor chips with different functionalities are stacked and electrically connected to each other. The shrinkage affects all levels of the SiP, e.g. the transistor size, the die thickness, the height of the die stack and also the dimension and shape of interconnects between the dies. The shrinkage of the die thickness and the interconnects can cause difficulties of the existing widely used joint technologies, e.g. solder bumping, because of low amount of involved solder, so that the assembly yields drops and the reliability of the interconnects lowers. The Advanced Chip to Wafer (AC2W) bonding is a two step process for stacking and bonding dies on wafers. First all dies are aligned and tacked on the wafer and in the second step all dies are bonded simultaneously permanently to the wafer. This process allows having force while bonding the dies on the wafer. In that way low solder volume interconnects can be formed on a wafer level with high assembly yield and throughput. The Cost of Ownership (CoO) connected with the throughput of the AC2W process can be an order of magnitude smaller then for comparable chip to wafer bonding processes and therefore the AC2W offers a low cost chip to wafer bonding process for high volume production. This paper will show the AC2W bonding process in detail, some issues at die joint shrinkage, a comprehensive throughput and CoO comparison between the AC2W and comparable process flows and the usage of the AC2W for multiple die layer stacking.
引用
收藏
页码:459 / +
页数:2
相关论文
共 50 条
  • [1] Advanced Chip to Wafer Bonding: A Flip Chip to Wafer Bonding Technology for High Volume 3DIC Production Providing Lowest Cost of Ownership
    Sigl, A.
    Pargfrieder, S.
    Pichler, C.
    Scheiring, C.
    Kettner, P.
    2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 852 - +
  • [2] 3D process integration - Wafer-to-wafer and chip-to-wafer bonding
    Matthias, Thorsten
    Wimplinger, Markus
    Pargfrieder, Stefan
    Lindner, Paul
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 231 - +
  • [3] Chip-to-Chip and Chip-to-Wafer Thermocompression Flip Chip Bonding
    Clauberg, Horst
    Rezvani, Alireza
    Venkatesan, Vinod
    Frick, Guy
    Chylak, Bob
    Strothmann, Tom
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 600 - 605
  • [4] A Numerical Study on Heat Flow and Load Distribution During Chip to Wafer or Wafer to Wafer Bonding in Vacuum
    Malecki, Krzysztof
    Pikur, Lukasz
    Falat, Tomasz
    Bock, Gernot
    Hillmann, Gerhard
    Sigl, Alfred
    Marenco, Norman
    Friedel, Kazimierz
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 18 - +
  • [5] Yield Improvement in Chip to Wafer Hybrid Bonding
    Chong, Ser Choong
    Daniel, Ismael Cereno
    Siang, Sharon Lim Pei
    Yi, Joseph Shim Cheng
    Song, Alvin Lai Wai
    Loh, Woon Leng
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1982 - 1986
  • [6] Advanced Chip on Wafer Hybrid Bonding with Copper/Polymer Base Adhesive
    Ouyang, Tsung-Yu
    Lin, Yu-Min
    Chan, Yu-Ping
    Lee, Ou-Hsiang
    Lee, Ching-Kuan
    Chang, Hsiang-Hung
    Wang, Chin-Hung
    Lo, Wei-Chung
    Chuang, Po-Yao
    Tseng, Ying-Chung
    Tsai, Po-Hao
    Gallagher, Michael
    Gilmore, Christopher
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [7] Stacked chip-to-chip interconnections using wafer bonding technology with dielectric bonding glues
    Lü, JQ
    Kwon, Y
    Kraft, RP
    Gutmann, RJ
    McDonald, JF
    Cale, TS
    PROCEEDINGS OF THE IEEE 2001 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2001, : 219 - 221
  • [8] Comprehensive Study on Advanced Chip on Wafer Hybrid Bonding with Copper/Polyimide Systems
    Shirasaka, Toshiaki
    Okuda, Tadashi
    Shibata, Tomoaki
    Yoneda, Satoshi
    Matsukawa, Daisaku
    Mariappan, Murugesan
    Koyanagi, Mitsumasa
    Fukushima, Takafumi
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 317 - 323
  • [9] Chip to Wafer Bonding for Three-Dimensional Integration of Copper Low K Chip by Stacking Process
    Chong, Ser Choong
    Aw, Jie Li
    Ching, Eva Wai Leong
    Cereno, Daniel Ismael
    Li, Hong Yu
    Vempati, Srinivasa Rao
    Teo, Keng Hwa
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 250 - 254
  • [10] Chip level evaluation of wafer-to-wafer direct bonding strength with bending test
    Baek, Kyungmin
    Kim, Juno
    Han, Min-Soo
    Lim, Kyeongbin
    Rhee, Daniel Minwoo
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 310 - 317