Combining data remapping and voltage/frequency scaling of second level memory for energy reduction in embedded systems

被引:0
|
作者
Park, JC [1 ]
Mooney, V [1 ]
Srinivasan, SK [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
low power; embedded systems; energy model; voltage/frequency scaling; compiler optimizations;
D O I
10.1016/S0026-2692(03)00170-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we show that the energy reductions obtained from using two techniques, data remapping (DR) and voltage/frequency scaling of off-chip bus and memory, combine to provide interesting trade offs between energy, execution time and power. Both methods aim to reduce the energy consumed by the memory subsystem. DR is a fully automatic compile time technique applicable to pointer-intensive dynamic applications. Voltage/frequency scaling of off-chip memory is a technique applied at the hardware level. When combined together, energy reductions can be as high as 49.45%. The improvements are verified in the context of three OLDEN pointer-centric benchmarks, namely Perimeter, Health and TSP. (C) 2003 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1019 / 1024
页数:6
相关论文
共 50 条
  • [11] Towards Dynamic Voltage/Frequency Scaling for Power Reduction in Data Centers
    Jiang, Congfeng
    Zhao, Yinghui
    Wan, Jian
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 1148 - +
  • [12] Dynamic Voltage/Frequency Scaling for Power Reduction in Data Centers: Enough or Not?
    Jiang, Congfeng
    Wan, Jian
    Xu, Xianghua
    Li, Yunfa
    You, Xindong
    Yu, Dongjin
    2009 ISECS INTERNATIONAL COLLOQUIUM ON COMPUTING, COMMUNICATION, CONTROL, AND MANAGEMENT, VOL IV, 2009, : 428 - 431
  • [13] A comprehensive analysis of energy savings in dynamic supply voltage scaling systems using data dependent voltage level selection
    Chandrasena, LH
    Liebelt, MJ
    2000 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, PROCEEDINGS VOLS I-III, 2000, : 995 - 998
  • [14] Performance and Energy Efficient Dynamic Voltage and Frequency Scaling Scheme for Multicore Embedded System
    Chen, Yen-Lin
    Chang, Ming-Feng
    Liang, Wen-Yew
    Lee, Chao-Hsien
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2016,
  • [15] Analysis of energy reduction on dynamic voltage scaling-enabled systems
    Yuan, L
    Qu, G
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (12) : 1827 - 1837
  • [16] A Framework of Concurrent Task Scheduling and Dynamic Voltage and Frequency Scaling in Real-Time Embedded Systems with Energy Harvesting
    Lin, Xue
    Wang, Yanzhi
    Yue, Siyu
    Chang, Naehyuck
    Pedram, Massoud
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 70 - 75
  • [17] Dynamic Voltage and Frequency Scaling For On-Demand Performance and Availability of Biomedical Embedded Systems
    Raskovic, Dejan
    Giessel, David
    IEEE TRANSACTIONS ON INFORMATION TECHNOLOGY IN BIOMEDICINE, 2009, 13 (06): : 903 - 909
  • [18] Workload Uncertainty Characterization and Adaptive Frequency Scaling for Energy Minimization of Embedded Systems
    Das, Anup
    Kumar, Akash
    Veeravalli, Bharadwaj
    Shafik, Rishad
    Merrett, Geoff
    Al-Hashimi, Bashir
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 43 - 48
  • [19] Dynamic Frequency Scaling Based Energy Consumption Reduction for Power-aware Embedded Systems - A Simulation and Experimental Approach
    Pillai, Anju S.
    Isha, T. B.
    JOURNAL OF ELECTRICAL SYSTEMS, 2014, 10 (01) : 36 - 47
  • [20] Dynamic voltage scaling for systemwide energy minimization in real-time embedded systems
    Jejurikar, R
    Gupta, R
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 78 - 81