Fundamental limitations in the design of front end and back end plasma etch processes

被引:1
|
作者
Joubert, O [1 ]
Vallier, L [1 ]
Foucher, J [1 ]
Fuard, D [1 ]
Cunge, G [1 ]
Assous, M [1 ]
机构
[1] CNRS, Lab Technol Microelect, CEA LETI CENG, F-38054 Grenoble 9, France
关键词
D O I
10.1109/PPID.2001.929965
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In less than ten years, we will be approaching the limits of CMOS technology with typical gate transistor lengths of less than 30 nm. The definition of the transistor gate region remains one of the most critical steps of the front end part of the device fabrication process. In principle, anisotropic etching of the gate material is required to maintain the critical dimension of the gate as defined by the lithography. Today, the acceleration of the roadmap imposes defining gate transistors with dimensions even smaller than the lithography resolution. One possible way to obtain smaller gate length is based on a new approach where the bottom of the gate is smaller in dimension than the top ("notched gate"). In the first part of this paper, we discuss the mechanisms involved in the "notched" gate approach. In the second part of the paper, we discuss the introduction of low k dielectric materials in the back end part of a CMOS process. In particular, the etching mechanisms of a polymer-based material (SiLK (TM)), considered one of the most promising intermetal dielectric materials, are discussed in detail.
引用
收藏
页码:2 / 7
页数:6
相关论文
共 50 条
  • [41] Application of neural networks to plasma etch end point detection
    Allen, RL
    Moore, R
    Whelan, M
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (01): : 498 - 503
  • [42] An analog front end design for GSPS oscilloscope
    Jiang Xiaochang
    Wu Jie
    [J]. PROCEEDINGS OF 2019 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2019, : 286 - 291
  • [43] Design of front-end RF circuits
    Gharpurey, R
    Viswanathan, TR
    [J]. 1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 134 - 139
  • [44] Clients' activities at the design front-end
    Tzortzopoulos, Patricia
    Cooper, Rachel
    Chan, Paul
    Kagioglou, Mike
    [J]. DESIGN STUDIES, 2006, 27 (06) : 657 - 683
  • [45] Shielding design for the front end of the CERN SPL
    Magistris, M
    Silari, M
    Vincke, H
    [J]. RADIATION PROTECTION DOSIMETRY, 2005, 115 (1-4) : 553 - 558
  • [46] MIMO front-end module design
    SiGe Semiconductor Inc.
    [J]. Electron. Eng. Times, 2006, 1414 (56):
  • [47] Analog front end simplifies HDSL design
    Schweber, B
    [J]. EDN, 1996, 41 (20) : 17 - 18
  • [48] Front end design of the RIA driver linac
    Kolomiets, AA
    Aseev, VN
    Ostroumov, PN
    Pardo, RC
    [J]. PROCEEDINGS OF THE 2003 PARTICLE ACCELERATOR CONFERENCE, VOLS 1-5, 2003, : 2875 - 2877
  • [49] Front-end engineering and design solution
    不详
    [J]. HYDROCARBON PROCESSING, 1999, 78 (03): : 39 - 39
  • [50] PRIORITIES - FRONT-END DESIGN AND PROCESS
    BROWN, DH
    [J]. COMPUTER-AIDED ENGINEERING, 1995, 14 (01): : 60 - 60