High-Speed Optical Cache Memory as Single-Level Shared Cache in Chip-Multiprocessor architectures

被引:1
|
作者
Maniotis, P. [1 ,2 ]
Gitzenis, S. [2 ]
Tassiulas, L. [2 ,3 ]
Pleros, N. [1 ,2 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Informat, Thessaloniki, Greece
[2] Inst Informat Technol, Ctr Res & Technol Hellas, Thessaloniki, Greece
[3] Univ Thessaly, Dept Elect & Comp Engn, Volos, Greece
关键词
Optical Cache Memories; Cache Sharing in Chip Multiprocessors; Optically Connected Shared Cache Memory; Optical Bus-based Chip Multiprocessor; INTEGRATION;
D O I
10.1109/SiPhotonics.2015.10
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present an optical bus-based Chip Multiprocessor architecture where the processing cores share an optical single-level cache unit. Physically, the optical cache is implemented externally in a separate chip located next to the CPU die. The cache interconnection system is realized through WDM optical interfaces that connect the shared cache module with the processing cores and the Main Memory via spatial-multiplexed optical waveguides; hence, the CPU-DRAM communication completely takes place in the optical domain. To evaluate the shared optical cache approach, we carry out system-level simulations of 6 realistic processor parallel workloads via the Gem5 platform. The optical cache architecture is compared against the conventional electronic Chip Multiprocessor topology that uses dedicated on-chip L1 electronic caches and a shared L2 cache. The results show significant reduction in the L1 miss rate of up to 96% for certain cases; on average, a performance speed-up of up to 20.53% or a reduction of up to 65.8% in cache capacity requirements is attained. Combined with high-bandwidth CPU-DRAM bus solutions based on optical interconnects, the proposed design is a quite promising system architecture that bridges the gap between high-speed optically connected CPU-DRAM schemes and high-speed optical memory technologies.
引用
收藏
页码:1 / 8
页数:8
相关论文
共 27 条
  • [21] A 5GHz 7nm L1 Cache Memory Compiler for High-Speed Computing and Mobile Applications
    Clinton, Michael
    Singh, Rajinder
    Tsai, Marty
    Zhang, Shayan
    Sheffield, Bryan
    Chang, Jonathan
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 200 - +
  • [22] A single InP-on-SOI microdisk for high-speed half-duplex on-chip optical links
    Hofrichter, Jens
    Morf, Thomas
    La Porta, Antonio
    Raz, Oded
    Dorren, Harm J. S.
    Offrein, Bert J.
    OPTICS EXPRESS, 2012, 20 (26): : B365 - B370
  • [23] A Broadband Chip-Level Power-Bus Model Feasible for Power Integrity Chip-Package Codesign in High-Speed Memory Circuits
    Chuang, Hao-Hsiang
    Hsu, Chih-Jung
    Hong, Jacky
    Yu, Chun-Huang
    Cheng, Argy
    Ku, Joseph
    Wu, Tzong-Lin
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2010, 52 (01) : 235 - 239
  • [24] Over 10 Gbps/ch compact active interposer module for high-speed and high-density chip level optical interconnects
    Mikawa, T
    Furuyama, H
    Hiramatsu, S
    Kinoshita, M
    Ibaragi, O
    2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 368 - 369
  • [25] A SINGLE-CHIP 3-LEVEL REGENERATOR IC FOR HIGH-SPEED OPTICAL-TRANSMISSION SYSTEMS APPLYING DUO-BINARY CODING SCHEMES
    YAMASHITA, K
    SASAKI, S
    TAKASAKI, Y
    TAKIYASU, Y
    MAEDA, M
    MAEDA, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) : 1096 - 1102
  • [26] Implementation of highly optimized optical all logic gates on a single chip using Ti-diffused lithium-niobate for high-speed processing in combinational circuits
    Choudhary, Kuldeep
    Singh, Ashutosh
    Singh, Aditya
    Chaudhary, Dhruva
    Kumar, Santosh
    MICROELECTRONICS JOURNAL, 2021, 111
  • [27] DC-34.1Gbps single mode parallel optical interconnecting module with low height MT receptacle connector for 10 Tbps interconnection in high-speed memory test systems
    Okayasu, T
    Hayase, Y
    Ono, A
    Watanabe, D
    Shirai, T
    Itoh, A
    Isaka, Y
    Nomura, T
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1063 - 1070