A high-speed bit synchronization circuit by direct control of the oscillation phase of a VCO

被引:0
|
作者
Taya, T [1 ]
Yoshida, A [1 ]
Yamaoka, N [1 ]
Matsumoto, S [1 ]
Yoshida, Y [1 ]
机构
[1] Oki Elect Ind Co Ltd, Tokyo, Japan
关键词
bit phase synchronization circuit; voltage-controlled oscillator (VCO); serial transmission; burst signal; clock;
D O I
10.1002/(SICI)1520-6416(19981115)125:2<35::AID-EEJ5>3.0.CO;2-P
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In a large-scale broadband communication system, thousands of high-speed serial data interconnections are used and a bit synchronization circuit (a clock and data recovery circuit) is required in each of the receiver side interconnection circuits. In this paper, the requirements and the implementation of a bit synchronization circuit for the interconnection are considered, and one solution is proposed. In the proposed circuit, the oscillation phase of a VCO is directly controlled by the trigger signal extracted from the input data. Synchronization capture is quick and the circuit is applicable to burst signals. The circuit tolerates jitter and phase variation of the incoming data. The circuit requires no external components, and is suitable for an integrated circuit. The circuit was implemented using a 0.5 mu m CMOS process and the data recovery operation from a 440 Mbps pseudo-random pattern was confirmed. Data acquisition is accomplished within three clock periods from 440 Mbps burst data. (C) 1998 Scripta Technica.
引用
收藏
页码:35 / 43
页数:9
相关论文
共 50 条
  • [1] CIRCUIT FOR HIGH-SPEED CAMERA CONTROL
    MEDVEDEV, AF
    NIKITIN, MM
    [J]. PRIBORY I TEKHNIKA EKSPERIMENTA, 1974, (04): : 126 - 127
  • [2] High-Speed Frequency Domain Bit Synchronization Algorithm for Parallel Implementation
    Luan, Meisong
    Zhu, Hongquan
    Li, Ming
    [J]. 2018 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN), 2018, : 479 - 483
  • [3] HIGH-SPEED DIRECT-CURRENT CIRCUIT-BREAKERS
    BUGNON, B
    [J]. BROWN BOVERI REVIEW, 1979, 66 (07): : 482 - 487
  • [4] A high-speed direct bootstrapped CMOS schmitt trigger circuit
    Dejhan, K
    Tooprakai, P
    Rerkmaneewan, T
    Soonyeekan, C
    [J]. 2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 68 - 71
  • [5] PHASE CONTROL CIRCUIT FOR HIGH SPEED ROTORS
    HARLING, OK
    SVOBODA, HJ
    [J]. NUCLEAR INSTRUMENTS & METHODS, 1971, 96 (04): : 609 - &
  • [6] A novel bit-line direct-sense circuit that uses a feedback system for high-speed flash memory
    Kadowaki, Takuya
    Nakamura, Hiroki
    Sakuraba, Hiroshi
    Masuoka, Fujio
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2006, 89 (08): : 1 - 8
  • [7] HIGH-SPEED COMPARISON CIRCUIT
    TSOKANOV, VV
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES-USSR, 1967, (04): : 902 - &
  • [8] A high-speed median circuit
    Opris, IE
    Kovacs, GTA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) : 905 - 908
  • [9] Digital Circuit Design for a High-Speed Direct Digital Frequency Synthesizer
    Yu, Jinshan
    Zhang, Ruitao
    Li, YuJing
    Fu, Dongbing
    Li, RuZhang
    Yao, Yafeng
    Li, Tun
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 162 - +
  • [10] A phase synchronization system of two high-speed photographic units (ВФУ-1)
    Yu. A. Barinov
    [J]. Instruments and Experimental Techniques, 2009, 52 : 862 - 864