FLEXIBLE MULTICORE SYSTEM BASED ON GLOBALLY ASYNCHRONOUS LOCALLY SYNCHRONOUS CORE

被引:0
|
作者
Jain, Rashmi A. [1 ]
Padole, Dinesh V. [2 ]
机构
[1] DY Patil Inst Engn & Technol, Dept Elect Engn, Pimpri Pune, India
[2] GH Raisoni Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
Asynchronous; Synchronous or clocked core GALS core; low power; SoC;
D O I
10.1109/CSNT.2015.51
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This Synchronous (clocked) design is still by far the most accepted digital system design methodology, well implicit and supported by the established CAD tools. Multi-core processors system should be flexible enough to provide high throughput for standardized parallel applications as well as high performance for more precise work. To reduce the memory wall for applications with high memory-level parallelism. The micro architecture contains a set of small and fast cache Processors(CP) that execute high locality code and a network of Small in-order memory engines that together use low locality code. to improve performance through uses instruction level parallelism, thread-level parallelism. We proposes the Flexible Heterogeneous Multi Core system (FMC), according to study of different flexible/scalable architecture of heterogeneous multi-core system the first dynamic heterogeneous multi-core architecture capable of reconfiguring itself to fit application requirements. The basic of this micro architecture is a scalable and flexible. Globally Asynchronous Locally Synchronous (GALS) processor outperformed the synchronous processor in terms of operating frequency which is approximately double the frequency of its synchronous version. GALS is a relatively new VLSI system design methodology that promises to combine the advantages of both synchronous and asynchronous designs. Through the proposed design, our aim is to bring forward the advantages of asynchronous design as much as possible. The synthesis results show that under the same power consumption and a small area overhead, Here different functional blocks have different clock. And it is necessary according to their requirements and operating frequencies. To the complete and whole system distributing a high frequency global clock with low skew is a difficult task demanding a lot of design effort, die area and power.
引用
收藏
页码:820 / 825
页数:6
相关论文
共 50 条
  • [1] Globally Asynchronous Locally Synchronous Design Based Heterogeneous Multi-core System
    Jain, Rashmi A.
    Padole, Dinesh V.
    [J]. ICT AND CRITICAL INFRASTRUCTURE: PROCEEDINGS OF THE 48TH ANNUAL CONVENTION OF COMPUTER SOCIETY OF INDIA - VOL I, 2014, 248 : 739 - 748
  • [2] Design Of A Globally Asynchronous Locally Synchronous Digital System
    Nagy, Lukas
    Koscelansky, Jan
    Stopjakova, Viera
    [J]. 12TH IEEE INTERNATIONAL CONFERENCE ON EMERGING ELEARNING TECHNOLOGIES AND APPLICATIONS (ICETA 2014), 2014, : 529 - 533
  • [3] Globally Asynchronous Locally Synchronous Simulation of NoCs on Many-Core Architectures
    Eggenberger, Marcus
    Strobel, Manuel
    Radetzki, Martin
    [J]. 2016 24TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP), 2016, : 763 - 770
  • [4] Petri Net Based Specification and Verification of Globally-Asynchronous-Locally-Synchronous System
    Moutinho, Filipe
    Gomes, Luis
    Barbosa, Paulo
    Barros, Joao Paulo
    Ramalho, Franklin
    Figueiredo, Jorge
    Costa, Aniko
    Monteiro, Andre
    [J]. TECHNOLOGICAL INNOVATION FOR SUSTAINABILITY, 2011, 349 : 237 - +
  • [5] Globally asynchronous locally synchronous FPGA architectures
    Royal, A
    Cheung, PYK
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 355 - 364
  • [6] Globally asynchronous locally synchronous wrapper circuit based on clock gating
    Amini, Esmail
    Najibi, Mehrdad
    Pedram, Hossein
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 199 - +
  • [7] Automatic production of globally asynchronous locally synchronous systems
    Girault, A
    Ménier, C
    [J]. EMBEDDED SOFTWARE, PROCEEDINGS, 2002, 2491 : 266 - 281
  • [8] The GAPLA: A Globally Asynchronous Locally Synchronous FPGA architecture
    Jia, X
    Vemuri, R
    [J]. FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 291 - 292
  • [9] A deterministic globally asynchronous locally synchronous microprocessor architecture
    Heath, M
    Harris, I
    [J]. 4TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION: COMMON CHALLENGES AND SOLUTIONS, PROCEEDINGS, 2003, : 119 - 124
  • [10] Globally asynchronous, locally synchronous circuits:: Overview and outlook
    Krstic, Milos
    Grass, Eckhard
    Guerkaynak, Frank K.
    Vivet, Pascal
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (05): : 430 - 441