Soft Error-Tolerant Design of MRAM-Based Nonvolatile Latches for Sequential Logics

被引:22
|
作者
Rajaei, Ramin [1 ]
Fazeli, Mahdi [2 ,3 ]
Tabandeh, Mahmoud [1 ]
机构
[1] Sharif Univ Technol, Dept Elect Engn, Tehran 1458889694, Iran
[2] Iran Univ Sci Technol, Dept Comp Engn, Tehran 1684613114, Iran
[3] Inst Res Fundamental Sci IPM, Sch Comp Sci, Tehran 1953833511, Iran
关键词
Magnetic latch (M-latch); magnetic RAM (MRAM); magnetic tunnel junction (MTJ); single-event multiple effect (SEME); single-event upset (SEU); SPIN-TRANSFER; CMOS TECHNOLOGY; REDUCTION; CIRCUIT; MEMORY; OPTIMIZATION; STTRAM; CELL; BIT;
D O I
10.1109/TMAG.2014.2375273
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Magnetoresistive memories, such as spin-transfer torque random access memory and magnetic latches (M-latch), are emerging memory technologies that offer attractive features, such as high density, low leakage, and nonvolatility as compared with conventional static memory. In this paper, we have proposed two single-event upset tolerant M-latch circuits in which their CMOS peripheral circuits are robust against radiation effects. Similar to the conventional M-latch circuit, our proposed M-latches employ two magnetic tunnel junction elements. Therefore, they consume almost the same energy consumption in comparison with nonprotected M-latch circuit. The simulation results of comparison with previous work show that our proposed radiation hardened M-latches consume less energy, occupy less area, and in case of a particle strike, offer lower restoring time. Furthermore, we have thoroughly investigated the robustness of our proposed radiation-hardened M-latches against single-event multiple effects and also in the presence of process variation as serious reliability challenges in emerging nanometer scale technologies.
引用
收藏
页数:14
相关论文
共 50 条
  • [41] Exploiting Asymmetry in eDRAM Errors for Redundancy-Free Error-Tolerant Design
    Liu, Shanshan
    Reviriego, Pedro
    Guo, Jing
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2064 - 2075
  • [42] Error-tolerant execution of complex robot tasks based on skill primitives
    Thomas, U
    Finkemeyer, B
    Kröger, T
    Wahl, FM
    2003 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION, VOLS 1-3, PROCEEDINGS, 2003, : 3069 - 3075
  • [43] META: An Efficient Matching-Based Method for Error-Tolerant Autocompletion
    Deng, Dong
    Li, Guoliang
    Wen, He
    Jagadish, H. V.
    Feng, Jianhua
    PROCEEDINGS OF THE VLDB ENDOWMENT, 2016, 9 (10): : 828 - 839
  • [44] Toward Error-Tolerant Robot Navigation: Sequential Inducement Based on Intent Conveyance from Robot to Human and Its Achievement
    Mitsuhiro Kamezaki
    Ryosuke Kono
    Ayano Kobayashi
    Hayato Yanagawa
    Tomoya Onishi
    Yusuke Tsuburaya
    Moondeep Shrestha
    Shigeki Sugano
    International Journal of Social Robotics, 2023, 15 : 297 - 316
  • [45] Soft Checksum Method for Error-tolerant Multi-hop Transmission in Wireless Sensor Networks
    Lee, Myung-Sup
    Bahk, Saewoong
    12TH INTERNATIONAL CONFERENCE ON ICT CONVERGENCE (ICTC 2021): BEYOND THE PANDEMIC ERA WITH ICT CONVERGENCE INNOVATION, 2021, : 1895 - 1897
  • [46] Basing acceptable error-tolerant performance on significance-based error-rate (SBER)
    Pan, Zhaoliang
    Breuer, Melvin A.
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 59 - 66
  • [47] Design of a Soft-Error Tolerant 9-Transistor/6-Magnetic-Tunnel-Junction Hybrid Cell Based Nonvolatile TCAM
    Onizawa, Naoya
    Matsunaga, Shoun
    Hanyu, Takahiro
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 193 - 196
  • [48] An error-tolerant video retrieval method based on the shot composition sequence in a scene
    Kondo, Isao
    Shimada, Satoshi
    Morimoto, Masashi
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 783 - 786
  • [49] Recovery-Driven Design: A Power Minimization Methodology for Error-Tolerant Processor Modules
    Kahng, Andrew B.
    Kang, Seokhyeong
    Kumar, Rakesh
    Sartori, John
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 825 - 830
  • [50] Error-Tolerant Quantized Neural Network Based on Non-Weighted Arithmetic
    Natsui, Masanori
    Asano, Ken
    Hanyu, Takahiro
    2024 IEEE 54TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, ISMVL 2024, 2024, : 42 - 46