Design and Optimization of Wafer-Level Compression Molding Process for One Chip Plus Multiple Decaps

被引:5
|
作者
Bu, Lin [1 ]
Ho, Siowling [1 ]
Velez, Sorono Dexter [1 ]
Long, Lau Boon [1 ]
Jung, Booyang [1 ]
Chai, Taichong [1 ]
Zhang, Xiaowu [1 ]
机构
[1] Agcy Sci Technol & Res, Inst Microelect, Singapore 117685, Singapore
关键词
Decap; fan-out wafer-level package; guidelines; molding;
D O I
10.1109/TCPMT.2015.2424274
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Decaps are the panacea for the noise-related issues. Due to the short distance advantage, decaps are embedded in the fan-out wafer-level package instead of the printed circuit board. These decaps, generally thicker than chips, will have a crucial influence on the molding process as well. A lot of issues are encountered in the molding process, especially with lots of decaps, i.e., voids issues, incomplete filling issues, and die shift issues. In an optimized design, all these issues should be prevented or reduced as much as possible. In this paper, design flow for the wafer-level molding process is demonstrated and design guidelines are provided. Three important evaluation standards are used to evaluate the design, i.e., incomplete filling, drag force, and voids. Two kinds of design parameters, structure parameters (i.e., die placement, die size and thickness, and so on) and process parameters (i.e., vacuum pressure, filling speed, and so on), are optimized in the whole study. Optimization of these parameters helps the real wafer-level molding process to be conducted smoothly.
引用
收藏
页码:606 / 613
页数:8
相关论文
共 50 条
  • [1] The analysis of warpage in wafer-level compression molding
    Farrugia, Russell
    Grech, Ivan
    Casha, Owen
    Gatt, Edward
    Micallef, Joseph
    Ellul, Ivan
    Duca, Roseanne
    Borg, Ingram
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (09): : 4025 - 4034
  • [2] The analysis of warpage in wafer-level compression molding
    Russell Farrugia
    Ivan Grech
    Owen Casha
    Edward Gatt
    Joseph Micallef
    Ivan Ellul
    Roseanne Duca
    Ingram Borg
    [J]. Microsystem Technologies, 2017, 23 : 4025 - 4034
  • [3] Investigation on Die Shift Issues in the 12-in Wafer-Level Compression Molding Process
    Bu, Lin
    Ho, Siowling
    Velez, Sorono Dexter
    Chai, Taichong
    Zhang, Xiaowu
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (10): : 1647 - 1653
  • [4] Wafer Compression Molding Warpage Optimization for Wafer Level Package
    Xu, Cheng
    Sun, Peng
    Liu, Zhu
    Liu, Jun
    [J]. 2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,
  • [5] On the optimization of molding warpage for wafer-level glass interposer packaging
    Bao, Shuchao
    Li, Wei
    He, Yimin
    Zhong, Yi
    Zhang, Long
    Yu, Daquan
    [J]. JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2023, 34 (12)
  • [6] On the optimization of molding warpage for wafer-level glass interposer packaging
    Shuchao Bao
    Wei Li
    Yimin He
    Yi Zhong
    Long Zhang
    Daquan Yu
    [J]. Journal of Materials Science: Materials in Electronics, 2023, 34
  • [7] Compression molding encapsulants for wafer-level embedded active devices Wafer warpage control by epoxy molding compounds
    Kwon, Kihyeok
    Lee, Yoonman
    Kim, Junghwa
    Chung, Joo Young
    Jung, Kyunghag
    Park, Yong-Yeop
    Lee, Donghwan
    Kim, Sang Kyun
    [J]. 2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 319 - +
  • [8] Recent advances on a wafer-level flip chip packaging process
    Tong, Q
    Ma, B
    Zhang, E
    Savoca, A
    Nguyen, L
    Quentin, C
    Luo, S
    Li, H
    Fan, L
    Wong, CP
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 101 - 106
  • [9] Structural design optimization for board-level drop reliability of wafer-level chip-scale packages
    Tsai, Tsung-Yueh
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chen, Rong-Sheng
    [J]. MICROELECTRONICS RELIABILITY, 2008, 48 (05) : 757 - 762
  • [10] Process optimization of lead-free wafer-level underfill material used in chip scale packaging
    Liu, YY
    Dutt, G
    Xiao, A
    Chaware, R
    Francis, M
    [J]. 2005 10th International Symposium on Advanced Packaging Materials: Processes, Properties and Interfaces, 2005, : 293 - 297