Multi-bit soft error tolerable L1 data cache based on characteristic of data value

被引:3
|
作者
Wang Dang-hui [1 ]
Liu He-peng [1 ]
Chen Yi-ran [2 ]
机构
[1] Northwestern Polytech Univ, Sch Comp Sci, Xian 710072, Peoples R China
[2] Univ Pittsburgh, Dept Elect & Comp Engn, Pittsburgh, PA 15261 USA
基金
中国国家自然科学基金;
关键词
data cache; reliability; replica; data value; single event upset (SEU); FRAMEWORK;
D O I
10.1007/s11771-015-2695-3
中图分类号
TF [冶金工业];
学科分类号
0806 ;
摘要
Due to continuous decreasing feature size and increasing device density, on-chip caches have been becoming susceptible to single event upsets, which will result in multi-bit soft errors. The increasing rate of multi-bit errors could result in high risk of data corruption and even application program crashing. Traditionally, L1 D-caches have been protected from soft errors using simple parity to detect errors, and recover errors by reading correct data from L2 cache, which will induce performance penalty. This work proposes to exploit the redundancy based on the characteristic of data values. In the case of a small data value, the replica is stored in the upper half of the word. The replica of a big data value is stored in a dedicated cache line, which will sacrifice some capacity of the data cache. Experiment results show that the reliability of L1 D-cache has been improved by 65% at the cost of 1% in performance.
引用
收藏
页码:1769 / 1775
页数:7
相关论文
共 50 条
  • [31] High capacity multi-bit data hiding based on modified histogram shifting technique
    Sivasubramanian, Nandhini
    Konganathan, Gunaseelan
    Rao, Yeragudipati Venkata Ramana
    ETRI JOURNAL, 2018, 40 (05) : 677 - 686
  • [32] CASH: Criticality-Aware Split Hybrid L1 Data Cache
    Karunakar, Shruthi
    Atkade, Meenakshi
    Poptani, Akash
    Kalayappan, Rajshekar
    Chandran, Sandeep
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 50 - 56
  • [33] Enhancing GPU performance by efficient hardware-based and hybrid L1 data cache bypassing
    Huangfu Y.
    Zhang W.
    Huangfu, Yijie (huangfuy2@vcu.edu), 1600, Korean Institute of Information Scientists and Engineers (11): : 69 - 77
  • [34] Reversible Data Hiding in Encrypted Images Based on the Mixed Multi-Bit Layer Embedding Strategy
    Liu, Rui-Hua
    Zhou, Quan
    APPLIED SCIENCES-BASEL, 2023, 13 (09):
  • [35] pCache: An Observable L1 Data Cache Model for FPGA Prototyping of Embedded Systems
    Ravishankar, Parthasarathy
    Abdi, Samar
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 103 - 110
  • [36] Using Magnetic RAM to Build Low-Power and Soft Error-Resilient L1 Cache
    Sun, Hongbin
    Liu, Chuanyin
    Xu, Wei
    Zhao, Jizhong
    Zheng, Nanning
    Zhang, Tong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (01) : 19 - 28
  • [37] Novel SRAM Bias Control Circuits for a Low Power L1 Data Cache
    Seyedi, Azam
    Armejach, Adria
    Cristal, Adrian
    Unsal, Osman S.
    Valero, Mateo
    2012 NORCHIP, 2012,
  • [38] ABSOLUTE VALUE EQUATIONS WITH DATA UNCERTAINTY IN THE l1 AND l∞ NORM BALLS
    Lu, Yue
    Ma, Hong-Min
    Xue, Dong-Yang
    Chen, Jein-Shan
    JOURNAL OF NONLINEAR AND VARIATIONAL ANALYSIS, 2023, 7 (04): : 549 - 561
  • [39] Guidelines to Design Parity Protected Write-back L1 Data Cache
    Ko, Yohan
    Jeyapaul, Reiley
    Kim, Youngbin
    Lee, Kyoungwoo
    Shrivastava, Aviral
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [40] Reversible Data Hiding with Prediction-Based Multi-Bit Embedding and Multi-Level Difference Alteration
    Huang, Hsiang-Cheh
    Chang, Feng-Cheng
    Lu, Yuh-Yih
    2016 JOINT 8TH INTERNATIONAL CONFERENCE ON SOFT COMPUTING AND INTELLIGENT SYSTEMS (SCIS) AND 17TH INTERNATIONAL SYMPOSIUM ON ADVANCED INTELLIGENT SYSTEMS (ISIS), 2016, : 706 - 709