An efficient hardware architecture of intra prediction and TQ/IQIT module for H.264 encoder

被引:36
|
作者
Suh, K [1 ]
Park, S
Cho, HJ
机构
[1] Woosong Univ, Dept Elect Engn, Taejon, South Korea
[2] ETRI, Basic Res Lab, Taejon, South Korea
关键词
intra prediction; integer transform; quantization; inverse integer transform; inverse quantization; H.264;
D O I
10.4218/etrij.05.0905.0032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a novel hardware architecture for an intra-prediction, integer transform, quantization, inverse integer transform, inverse quantization, and mode decision module for the macroblock engine of a new video coding standard, H.264. To reduce the cycle of intra. prediction, transform/quantization, and inverse quantization/inverse transform of H.264, a reduction method for cycle overhead in the case of I16MB mode is proposed. This method can process one macroblock for 927 cycles for all cases of macroblock type by processing 4x4 Hadamard transform and quantization during 16x16 prediction. This module was designed using Verilog Hardware Description Language (HDL) and operates with a 54 MHz clock using the Hynix 0.35 mu m TLM (triple layer metal) library.
引用
收藏
页码:511 / 524
页数:14
相关论文
共 50 条
  • [41] HYBRID WAVELET - DCT INTRA PREDICTION FOR H.264/AVC INTERACTIVE ENCODER
    Elarabi, T.
    Sammoud, A.
    Abdelgawad, A.
    Li, X.
    Bayoumi, M.
    [J]. 2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 281 - 285
  • [42] An Efficient Hardware Architecture Design for H.264/AVC INTRA 4X4 Algorithm
    Loukil, H.
    Kaanich, B.
    Atitallah, A. Ben
    Kadionik, P.
    Masmoudi, N.
    [J]. 2008 FIRST INTERNATIONAL WORKSHOPS ON IMAGE PROCESSING THEORY, TOOLS AND APPLICATIONS (IPTA), 2008, : 262 - +
  • [43] A 1991 MPIXELS/S INTRA PREDICTION ARCHITECTURE FOR SUPER HI-VISION H.264/AVC ENCODER
    He, Gang
    Zhou, Dajiang
    Zhou, Jinjia
    Goto, Satoshi
    [J]. 2012 PROCEEDINGS OF THE 20TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2012, : 1054 - 1058
  • [44] Efficient intra prediction mode decision for H.264 video
    Chun, SS
    Yoon, JC
    Sull, S
    [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2005, PT 1, 2005, 3767 : 168 - 178
  • [45] Efficient hardware architecture for motion estimation based on AVC/H.264
    Department of Computer Science and Engineering, Harbin Institute of Technology, Harbin 150001, China
    [J]. Gaojishu Tongxin, 2006, 10 (1001-1005):
  • [46] AN EFFICIENT FREQUENCY DOMAIN INTRA PREDICTION FOR H.264/AVC
    Shaaban, Mohsen
    Bayoumi, Magdy
    [J]. 2008 15TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-5, 2008, : 2460 - 2463
  • [47] An efficient hardware architecture for H.264 adaptive deblocking filter algorithm
    Parlak, Mustafa
    Hamzaoglu, Ilker
    [J]. AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 381 - +
  • [48] An efficient architecture for hardware implementation of H.264/AVC deblocking filtering
    Tobajas, Felix
    Callico, Gustavo
    Perez, Pedro A.
    De Armas, Valentin
    Sarmiento, Roberto
    [J]. 2008 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2008, : 418 - 419
  • [49] Reuse of Flexible Hardware Modules for Practical Implementation of Intra H.264/SVC Video Encoder
    Husemann, Ronaldo
    Susin, Altamiro Amadeu
    Kintschner, Ricardo
    Valdeni, Jose
    Roesler, Valter
    [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [50] A low-power VLSI architecture for intra prediction in H.264
    Stamoulis, G
    Koziri, M
    Katsavounidis, I
    Bellas, N
    [J]. ADVANCES IN INFORMATICS, PROCEEDINGS, 2005, 3746 : 633 - 640