共 50 条
- [31] Design and implementation of a high speed vector processor for real-time SAR imaging [J]. 2001 CIE INTERNATIONAL CONFERENCE ON RADAR PROCEEDINGS, 2001, : 978 - 982
- [32] DESIGN AND IMPLEMENTATION OF A MULTIPLE-PROCESSOR-BASED REAL-TIME IDENTIFICATION SYSTEM [J]. IECON 89, VOLS 1-4: POWER ELECTRONICS - SIGNAL-PROCESSING & SIGNAL CONTROL - FACTORY AUTOMATION, EMERGING TECHNOLOGIES, 1989, : 785 - 791
- [33] Design and FPGA Implementation of a Real-time Processor for the HDR Conversion of Images and Videos [J]. 2016 8TH COMPUTER SCIENCE AND ELECTRONIC ENGINEERING CONFERENCE (CEEC), 2016, : 192 - 197
- [34] Design of Instruction Execution Stage for an Embedded Real-Time Java']Java Processor [J]. INTELLIGENT COMPUTING AND INFORMATION SCIENCE, PT II, 2011, 135 : 625 - +
- [35] Random Modulo: a New Processor Cache Design for Real-Time Critical Systems [J]. 2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
- [38] Real-time signal processor for pulsar studies [J]. JOURNAL OF ASTROPHYSICS AND ASTRONOMY, 2001, 22 (04) : 321 - 342
- [39] An Autonomous Real-Time Neural Signal Processor [J]. 2009 4TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING, 2009, : 658 - +
- [40] Timing Organization of a Real-Time Multicore Processor [J]. 2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 89 - 92