Design and analysis of real-time wavefront processor

被引:0
|
作者
Zhou, LC [1 ]
Wang, CH [1 ]
Li, M [1 ]
Jiang, WH [1 ]
机构
[1] Chinese Acad Sci, Inst Opt & Elect, Lab Adapt Opt, Chengdu 610209, Peoples R China
来源
关键词
adaptive optics; wavefront processors; FPGA; DSP;
D O I
10.1117/12.580431
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Latency of wavefront processor is an important factor of closed loop adaptive optical systems. For an adaptive optical system using Shark-Hartmann wave-front sensing and point beam, by ways of task queue, subtask arithmetic decomposition and subtask structure design, a multi-processors structure based on moder parallelism theory is built to realize a pipeline of wavefront gradient, wavefront reconstruction and wavefront control. By traits of field programmable gate array(FPGA) and digital signal processor(DSP), a pipeline wavefront processor based on FPGA+DSP structure is built with highly real-time performance. Clocks of FPGA and DSP, "age" of correctors are primary sources of this wavefront processor's latency. For a 61-element adaptive optical system whose sampling frequency is 2900HZ, latency of this wavefront processor is less than 100us.
引用
收藏
页码:193 / 198
页数:6
相关论文
共 50 条
  • [31] Design and implementation of a high speed vector processor for real-time SAR imaging
    Wang, J
    Mao, SY
    Wang, YZ
    [J]. 2001 CIE INTERNATIONAL CONFERENCE ON RADAR PROCEEDINGS, 2001, : 978 - 982
  • [32] DESIGN AND IMPLEMENTATION OF A MULTIPLE-PROCESSOR-BASED REAL-TIME IDENTIFICATION SYSTEM
    TZOU, YY
    JIANG, LH
    [J]. IECON 89, VOLS 1-4: POWER ELECTRONICS - SIGNAL-PROCESSING & SIGNAL CONTROL - FACTORY AUTOMATION, EMERGING TECHNOLOGIES, 1989, : 785 - 791
  • [33] Design and FPGA Implementation of a Real-time Processor for the HDR Conversion of Images and Videos
    Licciardo, Gian Domenico
    Cappetta, Carmine
    Di Benedetto, Luigi
    [J]. 2016 8TH COMPUTER SCIENCE AND ELECTRONIC ENGINEERING CONFERENCE (CEEC), 2016, : 192 - 197
  • [34] Design of Instruction Execution Stage for an Embedded Real-Time Java']Java Processor
    Hu, Guang
    Chai, Zhilei
    Zhao, Wenke
    [J]. INTELLIGENT COMPUTING AND INFORMATION SCIENCE, PT II, 2011, 135 : 625 - +
  • [35] Random Modulo: a New Processor Cache Design for Real-Time Critical Systems
    Hernandez, Caries
    Abella, Jaume
    Gianarro, Andrea
    Andersson, Jan
    Cazorla, Francisco J.
    [J]. 2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [36] Design and Implementation of Real-time High Squint Spotlight SAR Imaging Processor
    Sun Jinping
    Wang Jun
    Hong Wen
    Mao Shiyi
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2010, 19 (03) : 563 - 568
  • [37] Improving the LEON Spacecraft Computer Processor for Real-Time Performance Analysis
    Guzman, David
    Prieto, Manuel
    Sanchez, Sebastian
    Almena, Javier
    Rodriguez, Oscar
    Meziat, Daniel
    [J]. JOURNAL OF SPACECRAFT AND ROCKETS, 2011, 48 (04) : 671 - 678
  • [38] Real-time signal processor for pulsar studies
    Ramkumar, PS
    Deshpande, AA
    [J]. JOURNAL OF ASTROPHYSICS AND ASTRONOMY, 2001, 22 (04) : 321 - 342
  • [39] An Autonomous Real-Time Neural Signal Processor
    Peng, Chung-Ching
    Bashirullah, Rizwan
    [J]. 2009 4TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING, 2009, : 658 - +
  • [40] Timing Organization of a Real-Time Multicore Processor
    Schoeberl, Martin
    Sparso, Jens
    [J]. 2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 89 - 92