A Modular Multilevel Converter Pulse Generation and Capacitor Voltage Balance Method Optimized for FPGA Implementation

被引:70
|
作者
Li, Wei [1 ]
Gregoire, Luc-Andre [1 ]
Belanger, Jean [1 ]
机构
[1] Opal RT Technol, Montreal, PQ H3K 1G6, Canada
关键词
Field-programmable gate array (FPGA); modular multilevel converter (MMC); power system simulation; real-time systems; WIDTH MODULATION; PWM; TRANSFORMERLESS; SUPPRESSION; PERFORMANCE; MMC;
D O I
10.1109/TIE.2014.2362879
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To generate numerous gating signals at a fast rate, industry controllers of modular multilevel converter (MMC) usually implement the pulse generation function in field-programmable gate array (FPGA) boards. Many methods of submodule (SM) capacitor voltage balance control (VBC) require knowing the gating signals and are therefore also implemented in the same FPGA. As the number of SMs in an MMC increases, both the latency and required resources for the implementation could become too large to meet the control requirements or fit into the FPGA. Conventional methods impose a limitation on the design of large MMC. This paper presents a pulse generation and VBC method that is optimized for FPGA implementation. With least comparison operation, this method produces the same valve voltage as other modulation methods, and it removes the need for a sorting operation in VBC, which is the main difficulty in FPGA implementation. The proposed method is implemented in the FPGA-based RT-LAB real-time simulator and tested in a hardware-in-the-loop setup. The performance of this method is validated in various tests.
引用
收藏
页码:2859 / 2867
页数:9
相关论文
共 50 条
  • [31] Enhanced Voltage Sorting Algorithm for Balancing the Capacitor Voltage in Modular Multilevel Converter
    Mohamed Ismail, Hidayathullah
    Kaliyaperumal, Saravanan
    IEEE ACCESS, 2021, 9 : 167489 - 167502
  • [32] An Efficient Sorting Algorithm for Capacitor Voltage Balance of Modular Multilevel Converter With Space Vector Pulsewidth Modulation
    Muthavarapu, Aswini Kumar
    Biswas, Jayanta
    Barai, Mukti
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (08) : 9254 - 9265
  • [33] FPGA Implementation of Slave Communication Controller for Modular Multilevel Converter
    Toh, C. L.
    Norum, L. E.
    2015 IEEE CONFERENCE ON ENERGY CONVERSION (CENCON), 2015, : 486 - 491
  • [34] Improved Control of Capacitor Voltage Balancing in Modular Multilevel Converter Submodules
    Lyu, Yanling
    Zi, Yuansong
    Li, Xiaowei
    IEEE ACCESS, 2024, 12 (19510-19519): : 19510 - 19519
  • [35] DC Voltage Balance Control in a Modular Multilevel Cascaded Converter
    Ricardo Lizana, F.
    Perez, Marcelo A.
    Rodriguez, Jose
    2012 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2012, : 1973 - 1978
  • [36] High Reliability Observers for Modular Multilevel Converter Capacitor Voltage Evaluation
    Gregoire, Luc-Andre
    Wang, Weihua
    Seleme, Seleme Isaac, Jr.
    Fadel, Maurice
    2016 IEEE 8TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE (IPEMC-ECCE ASIA), 2016,
  • [37] Capacitor Voltage Balancing in Back-to-Back Modular Multilevel Converter
    Bhaskar, Rajnish
    Agarwal, Vineeta
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [38] Multilevel Modular Switched-Capacitor Resonant Converter with Voltage Regulation
    Li, Yanchao
    Curuvija, Boris
    Lyu, Xiaofeng
    Cao, Dong
    2017 THIRTY SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2017, : 88 - 93
  • [39] A Capacitor Voltage Balancing Method for a Three Phase Modular Multilevel DC-DC Converter
    Jiang, Mingming
    Shao, Shuai
    Sheng, Kuang
    Zhang, Junming
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 701 - 707
  • [40] Modified capacitor voltage balancing sorting algorithm for modular multilevel converter
    Zhang, Jie
    Liu, Jun
    Liu, Jiayu
    Fang, Wanliang
    Hou, Junxian
    Dong, Yifeng
    JOURNAL OF ENGINEERING-JOE, 2019, (16): : 3315 - 3319