A Comparative Study of Metamodels for Fast and Accurate Simulation of Nano-CMOS Circuits

被引:24
|
作者
Garitselov, Oleg [1 ]
Mohanty, Saraju P. [1 ]
Kougianos, Elias [2 ]
机构
[1] Univ N Texas, Dept Comp Sci & Engn, Denton, TX 76207 USA
[2] Univ N Texas, Dept Elect Engn & Technol, Denton, TX 76207 USA
基金
美国国家科学基金会;
关键词
Circuit simulation; metamodeling; mixed-signal circuits; nanoscale CMOS; statistical sampling; ANALOG; DESIGN;
D O I
10.1109/TSM.2011.2173957
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Fast simulation is a bottleneck for design space exploration of complex nanoscale CMOS (nano-CMOS) analog and mixed-signal (AMS) circuits. This paper presents the use of "metamodels" for fast and accurate AMS circuit design exploration. A design process flow that uses metamodels is introduced. Metamodel generation is the most time-consuming step of the design flow. Consequently, accurate and fast sampling of the design space is essential for the creation of the metamodel. Different sampling techniques are investigated to minimize the number of samples required. This paper uses two nanoscale CMOS analog circuits: a 45-nm ring oscillator and a 180-nm LC-VCO, as case studies. It is observed that the parasitics generated from the physical design of the circuits have a drastic effect on their performance metrics, such as frequency. Four alternative sampling techniques, both random [Monte Carlo (MC)] and uniform [Latin hypercube sampling (LHS), middle Latin hypercube sampling (MLHS), and design of experiments (DOEs)], are considered and compared for speed and accuracy. This paper provides a thorough exploration of these sampling techniques to determine which one is more suitable to minimize sampling size for metamodel generation and optimize the design cycle. Experiments show that LHS sampling is best for both circuits, followed by MLHS, MC, and DOE. In this paper, it is also shown that polynomial metamodels of order higher than two (which are commonly used) provide best accuracy.
引用
收藏
页码:26 / 36
页数:11
相关论文
共 50 条
  • [1] Fast Optimization of Nano-CMOS Mixed-Signal Circuits Through Accurate Metamodeling
    Garitselov, Oleg
    Mohanty, Saraju P.
    Kougianos, Elias
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 405 - 410
  • [2] Polynomial metamodel based fast optimization of nano-CMOS oscillator circuits
    Saraju P. Mohanty
    Elias Kougianos
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 437 - 453
  • [3] Polynomial metamodel based fast optimization of nano-CMOS oscillator circuits
    Mohanty, Saraju P.
    Kougianos, Elias
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (03) : 437 - 453
  • [4] Physical design challenges to nano-CMOS circuits
    Masu, Kazuya
    Ishihara, Noboru
    Nakayama, Noriaki
    Sato, Takashi
    Amakawa, Shuhei
    IEICE ELECTRONICS EXPRESS, 2009, 6 (11): : 703 - 720
  • [5] Geostatistical-Inspired Metamodeling and Optimization of Nano-CMOS Circuits
    Okobiah, Oghenekarho
    Mohanty, Saraju P.
    Kougianos, Elias
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 326 - 331
  • [6] 28 Enhanced Statistical Blockade Approaches for Fast Robustness Estimation and Compensation of Nano-CMOS Circuits
    Sun, Luo
    Mathew, Jimson
    Pradhan, Dhiraj K.
    Mohanty, Saraju P.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (03) : 270 - 282
  • [7] Optimum power supply for minimum energy in nano-CMOS circuits
    Kabbani, Adnan
    ELECTRICAL ENGINEERING, 2018, 100 (02) : 741 - 747
  • [8] A design for testability approach for nano-CMOS analogue integrated circuits
    Karmani, Mouna
    Khedhiri, Chiraz
    Hamdi, Belgacem
    Man, Ka Lok
    Tourki, Rached
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (06) : 837 - 850
  • [9] Optimum power supply for minimum energy in nano-CMOS circuits
    Adnan Kabbani
    Electrical Engineering, 2018, 100 : 741 - 747
  • [10] Static power consumption in nano-CMOS circuits: Physics and modelling
    Kuzmicz, W.
    Piwowarska, E.
    Pfitzner, A.
    Kasprowicz, D.
    MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, 2007, : 163 - 168