In-Memory Processing Paradigm for Bitwise Logic Operations in STT-MRAM

被引:74
|
作者
Kang, Wang [1 ,2 ]
Wang, Haotian [2 ]
Wang, Zhaohao [2 ]
Zhang, Youguang [2 ]
Zhao, Weisheng [1 ,2 ]
机构
[1] Beihang Univ, Beijing Adv Innovat Ctr Big Data & Brain Comp BDB, Beijing 100191, Peoples R China
[2] Beihang Univ, Fert Beijing Res Inst, Sch Elect & Informat Engn, Beijing 100191, Peoples R China
基金
中国国家自然科学基金;
关键词
In-memory processing (IMP); near-memory processing (NMP); nonvolatile memory; spin-transfer torque magnetic random access memory (STT-MRAM); SENSING CIRCUIT; DESIGN; MTJ;
D O I
10.1109/TMAG.2017.2703863
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the current big data era, the memory wall issue between the processor and the memory becomes one of the most critical bottlenecks for conventional Von-Newman computer architecture. In-memory processing (IMP) or near-memory processing (NMP) paradigms have been proposed to address this problem by adding a small amount of processing units inside/near the memory. Unfortunately, although intensively studied, prior IMP/NMP platforms are practically unsuccessful because of the fabrication complexity and cost efficiency by integrating the processing units and memory on the same chip. Recently, emerging nonvolatile memories provide new possibility for efficiently implementing the IMP/NMP paradigm. In this paper, we propose a cost-efficient IMP/NMP solution in spin-transfer torque magnetic random access memory (STT-MRAM) without adding any processing units on the memory chip. The key idea behind the proposed IMP/NMP solution is to exploit the peripheral circuitry already existing inside memory (or with minimal changes) to perform bitwise logic operations. Such an IMP/NMP platform enables rather fast logic operations as the logic results can be obtained immediately through just a memory-like readout operation. Memory read and logics not, and/nand, and or/nor operations can be achieved and dynamically configured within the same STT-MRAM chip. Functionality and performance are evaluated with hybrid simulations under the 40 nm technology node.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Time-domain computing for Boolean logic using STT-MRAM
    Zhou, Rong
    Cai, Hao
    AIP ADVANCES, 2023, 13 (02)
  • [32] Computing-in-Memory Paradigm based on STT-MRAM with Synergetic Read/Write-Like Modes
    Wang, Chao
    Wang, Zhaohao
    Zhang, Youguang
    Zhao, Weisheng
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [33] HieIM: Highly Flexible In-Memory Computing using STT MRAM
    Parveen, Farhana
    He, Zhezhi
    Angizi, Shaahin
    Fan, Deliang
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 361 - 366
  • [34] A scaling of cell area with perpendicular STT-MRAM cells as an embedded memory
    Tanaka, Chika
    Abe, Keiko
    Noguchi, Hiroki
    Nomura, Kumiko
    Ikegami, Kazutaka
    Fujita, Shinobu
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [35] An STT-MRAM Based in Memory Architecture for Low Power Integral Computing
    Zhao, Yinglin
    Ouyang, Peng
    Kang, Wang
    Yin, Shouyi
    Zhang, Youguang
    Wei, Shaojun
    Zhao, Weisheng
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (04) : 617 - 623
  • [36] STT-MRAM Technology For Energy-Efficient Cryogenic Memory Applications
    Garzon, Esteban
    Yavits, Leonid
    Teman, Adam
    Lanuzza, Marco
    2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 186 - 189
  • [37] Techniques to Improve Write and Retention Reliability of STT-MRAM Memory Subsystem
    Sethuraman, Saravanan
    Tavva, Venkata Kalyan
    Srinivas, M. B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) : 2901 - 2914
  • [38] Demonstration of Highly Manufacturable STT-MRAM Embedded in 28nm Logic
    Song, Y. J.
    Lee, J. H.
    Han, S. H.
    Shin, H. C.
    Lee, K. H.
    Suh, K.
    Jeong, D. E.
    Koh, G. H.
    Oh, S. C.
    Park, J. H.
    Park, S. O.
    Bae, B. J.
    Kwon, O. I.
    Hwang, K. H.
    Seo, B. Y.
    Lee, Y. K.
    Hwang, S. H.
    Lee, D. S.
    Ji, Y.
    Park, K. C.
    Jeong, G. T.
    Hong, H. S.
    Lee, K. P.
    Kang, H. K.
    Jung, E. S.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [39] Temperature Aware Adaptations for Improved Read Reliability in STT-MRAM Memory Subsystem
    Sethuraman, Saravanan
    Tavva, Venkata Kalyan
    Rajamani, Karthick
    Subramanian, Chitra K.
    Kim, Kyu-Hyoun
    Hunter, Hillery C.
    Srinivas, M. B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4635 - 4644
  • [40] Spin-Transfer Torque Magnetic Random Access Memory (STT-MRAM)
    Apalkov, Dmytro
    Khvalkovskiy, Alexey
    Watts, Steven
    Nikitin, Vladimir
    Tang, Xueti
    Lottis, Daniel
    Moon, Kiseok
    Luo, Xiao
    Chen, Eugene
    Ong, Adrian
    Driskill-Smith, Alexander
    Krounbi, Mohamad
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (02)