Efficient hardware controller synthesis for synchronous dataflow graph in system level design

被引:0
|
作者
Jung, H [1 ]
Lee, K [1 ]
Ha, S [1 ]
机构
[1] Seoul Natl Univ, Sch Comp Sci & Engn, Seoul 151742, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper concerns automatic hardware synthesis from data flow graph (DFG) specification in system level design. In the presented design methodology, each node of a data flow graph represents a hardware library module that contains a synthesizable VHDL code. Our proposed technique automatically synthesizes a clever control structure, cascaded counter controller, that supports asynchronous interaction with outside modules while efficiently implementing the synchronous dataflow semantics of the graph at the same time. Through comparison with previous work with some examples, the novelty of the proposed technique is demonstrated.
引用
收藏
页码:79 / 84
页数:6
相关论文
共 50 条
  • [1] Efficient hardware controller synthesis for synchronous dataflow graph in system level design
    Jung, H
    Lee, K
    Ha, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 423 - 428
  • [2] Synthesis of parallel hardware implementations from synchronous dataflow graph specifications
    Williamson, MC
    Lee, EA
    THIRTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1997, : 1340 - 1343
  • [3] Efficient Pipelining of Synchronous Dataflow Graphs Via Graph Conversion
    Ma, Mingze
    Hou, Jian
    Xiang, Dongming
    Lin, Wang
    Ding, Zuohua
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (06) : 1704 - 1714
  • [4] System-level veri cation on high-level synthesis of dataflow graph
    Chiang, Tsung-Hsi
    Dung, Lan-Rong
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 807 - +
  • [5] Efficient code synthesis from synchronous dataflow graphs
    Björklund, D
    Second ACM and IEEE International Conference on Formal Methods and Models for Co-Design, Proceedings, 2004, : 83 - 92
  • [6] Extended Synchronous Dataflow for Efficient DSP System Prototyping
    Chanik Park
    Jaewoong Jung
    Soonhoi Ha
    Design Automation for Embedded Systems, 2002, 6 : 295 - 322
  • [7] Extended synchronous dataflow for efficient DSP system prototyping
    Seoul Natl Univ, Kwanak-gu, Korea, Republic of
    Proc Int Workshop Rapid Syst Prototyping, (196-201):
  • [8] Extended synchronous dataflow for efficient DSP system prototyping
    Park, C
    Jung, J
    Ha, S
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2002, 6 (03) : 295 - 322
  • [9] Extended synchronous dataflow for efficient DSP system prototyping
    Park, CI
    Chung, JW
    Ha, SH
    TENTH IEEE INTERNATIONAL WORKSHOP ON RAPID SYSTEMS PROTOTYPING, PROCEEDINGS, 1999, : 196 - 201
  • [10] Memory efficient software synthesis from dataflow graph
    Sung, W
    Kim, J
    Ha, S
    11TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS - PROCEEDINGS, 1998, : 137 - 142