A sub-600-mV, fluctuation tolerant 65-nm CMOS SRAM array with dynamic cell biasing

被引:59
|
作者
Bhavnagarwala, Azeez J. [1 ]
Kosonocky, Stephen [2 ]
Radens, Carl [3 ]
Chan, Yuen [4 ]
Stawiasz, Kevin [1 ]
Srinivasan, Uma [4 ]
Kowalczyk, Steven P. [1 ]
Ziegler, Matthew M. [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
[2] AMD, Ft Collins, CO 80528 USA
[3] IBM Corp, Syst & Technol Grp, Hopewell Jct, NY 12533 USA
[4] IBM Corp, Syst & Technol Grp, Poughkeepsie, NY 12601 USA
关键词
dynamic cell biasing; fluctuation tolerant SRAM; MOSFET fluctuations; SRAM scaling; SRAM VMIN reduction;
D O I
10.1109/JSSC.2008.917506
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fluctuation limitations on scaling CMOS SRAM cell transistor dimensions and operating voltages are demonstrated by measuring local stochastic distributions of 65-nm PDSOI CMOS SRAM cell storage node voltages during Read, Write, and Retention modes of operation. These measurements reveal insights into terminal voltage dependencies of cell margin distributions-observations that are engaged to increase cell immunity to random V-T fluctuations by several orders of magnitude by biasing the cell terminal voltages dynamically with a Read-Write asymmetry. Combinations of circuit techniques implementing these dynamic cell biasing schemes are demonstrated in a 9kb x 74b PDSOI CMOS SRAM array with a conventional 65 nm SRAM cell and an ABIST. Measurements demonstrate these techniques to enable V-MIN reductions of over 200 mV-lowering measured V-MIN to 0.54 V and 0.38 V/0.50 V for single and dual V-DD implementations, respectively. The techniques consume a 10%-12% overhead in area, impact performance marginally (<5%) and also enable over 50% reduction in cell leakage.
引用
收藏
页码:946 / 955
页数:10
相关论文
共 17 条
  • [1] A Sub-600mV, fluctuation tolerant 65nm CMOS SRAM array with dynamic cell biasing
    Bhavnagarwala, Azeez
    Kosonocky, Stephen
    Chan, Yuen
    Stawiasz, Kevin
    Srinivasan, Urna
    Kowalczyk, Steve
    Ziegler, Matt
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 78 - 79
  • [2] A 140-mV Variation-Tolerant Deep Sub-Threshold SRAM in 65-nm CMOS
    Sarfraz, Khawar
    He, Jin
    Chan, Mansun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (08) : 2215 - 2220
  • [3] Static noise margin variation for sub-threshold SRAM in 65-nm CMOS
    Calhoun, Benton H.
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1673 - 1679
  • [4] SRAM design on 65-nm CMOS technology with dynamic sleep transistor for leakage reduction
    Zhang, K
    Bhattacharya, U
    Chen, ZP
    Hamzaoglu, F
    Murray, D
    Vallepalli, N
    Wang, Y
    Zheng, B
    Bohr, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) : 895 - 901
  • [5] A 65-nm Reliable 6T CMOS SRAM Cell with Minimum Size Transistors
    Torrens, Gabriel
    Alorda, Bartomeu
    Carmona, Cristian
    Malagon-Perianez, Daniel
    Segura, Jaume
    Bota, Sebastia
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2019, 7 (03) : 447 - 455
  • [6] A study of variation in characteristics and subthreshold humps for 65-nm SRAM using newly developed SRAM cell array test structure
    Mizumura, A.
    Suzuki, T.
    Arima, T.
    Maeda, H.
    Ammo, H.
    2008 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, CONFERENCE PROCEEDINGS, 2008, : 8 - +
  • [7] The multiport CMOS memory cell based on the DICE trigger with two spaced transistor groups for hardened 65-nm CMOS SRAM
    Katunin, Yuri V.
    Stenin, Vladimir Ya.
    2016 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2016,
  • [8] A 32 kb Macro with 8T Soft Error Robust, SRAM Cell in 65-nm CMOS
    Shah, Jaspal Singh
    Nairn, David
    Sachdev, Manoj
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (03) : 1367 - 1374
  • [9] A 290-mV, 3.34-MHz, 6T SRAM With pMOS Access Transistors and Boosted Wordline in 65-nm CMOS Technology
    Nabavi, Morteza
    Sachdev, Manoj
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) : 656 - 667
  • [10] A New Sub-300mV 8T SRAM Cell Design in 90nm CMOS
    Pasandi, Ghasem
    Fakhraie, Sied Mehdi
    2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013), 2013, : 39 - 44