共 17 条
- [1] A Sub-600mV, fluctuation tolerant 65nm CMOS SRAM array with dynamic cell biasing 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 78 - 79
- [6] A study of variation in characteristics and subthreshold humps for 65-nm SRAM using newly developed SRAM cell array test structure 2008 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, CONFERENCE PROCEEDINGS, 2008, : 8 - +
- [7] The multiport CMOS memory cell based on the DICE trigger with two spaced transistor groups for hardened 65-nm CMOS SRAM 2016 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2016,
- [10] A New Sub-300mV 8T SRAM Cell Design in 90nm CMOS 2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013), 2013, : 39 - 44