Reconfigurable hardware solution to parallel prefix computation

被引:4
|
作者
Park, Jin Hwan [1 ]
Dai, H. K. [2 ]
机构
[1] SUNY Albany, Dept Comp Sci, New Paltz, NY 12561 USA
[2] Oklahoma State Univ, Dept Comp Sci, Stillwater, OK 74078 USA
来源
JOURNAL OF SUPERCOMPUTING | 2008年 / 43卷 / 01期
关键词
parallel prefix computation; reconfigurable hardware; field-programmable gate arrays; dataflow; pipeline;
D O I
10.1007/s11227-007-0137-1
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of an efficient reconfigurable parallel prefix computation hardware on field-programmable gate arrays (FPGAs). The design is based on a pipelined dataflow algorithm, and control logic is added to reconfigure the system for arbitrary parallelism degree. The system receives multiple input streams of elements in parallel and produces output streams in parallel. It has an advantage of controlling the degree of parallelism explicitly at run time. The time complexity of the design is O(d+(N-d)/d), where d and N are parallelism degree and stream size, respectively. When the stream size is sufficiently larger than the initial trigger time of the pipeline (d), the time complexity becomes O(N/d). Unlike the prefix computation circuits found in the literature, the design is scalable for different problem sizes including unknown sized data. The design is modular based on a finite state machine, and implemented and tested for target FPGA devices Xilinx Spartan2S XC2S300EFT256-6Q and XC2S600EFG676-6.
引用
收藏
页码:43 / 58
页数:16
相关论文
共 50 条
  • [21] Parallel Prefix Computation in the Recursive Dual-Net
    Li, Yamin
    Peng, Shietung
    Chu, Wanming
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PT 1, PROCEEDINGS, 2010, 6081 : 54 - +
  • [22] Parallel Prefix Sum Computation on Multi Mesh of Trees
    Rakesh, Nitin
    Nitin, D.
    2009 ANNUAL IEEE INDIA CONFERENCE (INDICON 2009), 2009, : 533 - 536
  • [23] Reconfigurable hardware as shared resource for parallel threads
    Haug, G
    Rosenstiel, W
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 320 - 321
  • [24] Improved parallel prefix computation on optical multi-trees
    Jana, PK
    Proceedings of the IEEE INDICON 2004, 2004, : 414 - 418
  • [25] . Parallel Prefix Computation and Sorting on a Recursive Dual-Net
    Li, Yamin
    Peng, Shietung
    Chu, Wanming
    JOURNAL OF INFORMATION PROCESSING SYSTEMS, 2011, 7 (02): : 271 - 286
  • [26] Hardware Accelerator for MobileViT Vision Transformer with Reconfigurable Computation
    Hsiao, Shen-Fu
    Chao, Tzu-Hsien
    Yuan, Yen-Che
    Chen, Kun-Chih
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [27] Parallel prefix computation on extended multi-mesh network
    Jana, PK
    Naidu, BD
    Kumar, S
    Arora, M
    Sinha, BP
    INFORMATION PROCESSING LETTERS, 2002, 84 (06) : 295 - 303
  • [28] Matrix exponentials and parallel prefix computation in a quantum control problem
    Auckenthaler, T.
    Bader, M.
    Huckle, T.
    Spoerl, A.
    Waldherr, K.
    PARALLEL COMPUTING, 2010, 36 (5-6) : 359 - 369
  • [29] A Hybrid Reconfigurable System for Parallel and Intensive Computation
    Ni, Wei
    Wang, Xiang
    Zhang, Su
    Song, Yukun
    Yang, Yanhui
    Bu, Jichun
    2013 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2013 IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (HPCC_EUC), 2013, : 39 - 44
  • [30] Fast parallel FFT on a reconfigurable computation platform
    Karnalizad, AH
    Pan, CZ
    Bagherzadeh, N
    15TH SYMPOSIUM ON COMPUTER ARCHITECTURE AND HIGH PERFORMANCE COMPUTING, PROCEEDINGS, 2003, : 254 - 259