An FPGA implementation of an on-line radix-4 CORDIC 2-D IDCT core

被引:0
|
作者
Yang, Y [1 ]
Wang, CY [1 ]
Ahmad, MO [1 ]
Swamy, MNS [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a new architecture for two-dimensional (2-D) inverse discrete cosine transform (IDCT) core based on a modified radix-4 on-line CORDIC algorithm and distributed arithmetic (DA). The architecture is designed to take advantage of the "carry-free" addition property of redundant number representation and the "multiplierless" property of DA. The core operates on blocks of 8 x 8 pixels, with 12-bit and 9-bit precision for inputs and outputs, respectively. The proposed design is implemented on Xilinx Virtex XC2V1000 FPGA. The test results show that the core for IDCT can operate at 100 MHz, while meeting the accuracy requirements of the CCITT H.26x standard.
引用
收藏
页码:763 / 766
页数:4
相关论文
共 50 条
  • [1] An on-line CORDIC based 2-D IDCT implementation using distributed arithmetic
    Yang, Y
    Wang, CY
    Ahmad, MO
    Swamy, MNS
    [J]. ISSPA 2001: SIXTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOLS 1 AND 2, PROCEEDINGS, 2001, : 296 - 299
  • [2] FPGA Implementation of Radix-2 FFT Processor Based on Radix-4 CORDIC
    Joseph, Edwin
    Rajagopal, A.
    Karibasappa, K.
    [J]. 3RD NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE 2012), 2012,
  • [3] Architectural design and FPGA implementation of radix-4 CORDIC processor
    Bhattacharyya, Kaushik
    Biswas, Rakesh
    Dhar, Anindya Sundar
    Banerjee, Swapna
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2010, 34 (2-4) : 96 - 101
  • [4] Architectural design of a Radix-4 CORDIC-based Radix-4 IFFT algorithm and its FPGA implementation
    Bhattacharyya, Kaushik
    Hazra, Anindya
    Hatai, Indranil
    Banerjee, Swapna
    [J]. INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2009, 2 (04) : 201 - 215
  • [5] A radix-4 redundant CORDIC algorithm with fast on-line variable scale factor compensation
    Li, CC
    Chen, SG
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 639 - 642
  • [6] An efficient implementation of rotational radix-4 CORDIC based FFT processor
    Yasodai, A.
    Ramprasad, A., V
    [J]. 2013 IEEE RECENT ADVANCES IN INTELLIGENT COMPUTATIONAL SYSTEMS (RAICS), 2013, : 37 - 42
  • [7] Design and FPGA Implementation of Pre-computation Based Radix-4 Hyperbolic CORDIC for Direct Digital Synthesis
    Shubhanjay S. Pujari
    M. Bhaskar
    [J]. Journal of Signal Processing Systems, 2023, 95 : 765 - 775
  • [8] Design and FPGA Implementation of Pre-computation Based Radix-4 Hyperbolic CORDIC for Direct Digital Synthesis
    Pujari, Shubhanjay S. S.
    Bhaskar, M.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (06): : 765 - 775
  • [9] Hardware-Efficient Velocity Estimation of Dynamic Obstacles Based on a Novel Radix-4 CORDIC and FPGA Implementation
    Parmar, Yashrajsinh
    Sridharan, K.
    [J]. IECON 2018 - 44TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2018, : 3770 - 3775
  • [10] Radix-4 Implementation of Redundant Interleaved Modular Multiplication on FPGA
    Rahimzadeh, Loghman
    Eshghi, Mohammad
    Timarchi, Somayeh
    [J]. 2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 523 - 526