Simulation of Voltage Based Efficient Fire Sensor on FPGA Using SSTL IO Standards

被引:0
|
作者
Kumar, T. [1 ]
Pandey, B. [1 ]
Das, T. [1 ]
Sweety [2 ]
Kumar, Parkash [3 ]
机构
[1] South Asian Univ, Dept Comp Sci, Delhi, India
[2] Maharaja Surajmal Inst, Dept Comp Sci, Delhi, India
[3] Int Islamic Univ Islamabad, Dept Comp Sci, Islamabad, Pakistan
关键词
Fire Sensor; SSTL; Airflow; Heat Sink; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper an approach is made to design the voltage based efficient fire sensor and for that reason we have used four different kinds of Stub Series Terminated Logic (SSTL) IO standards. Airflow and heat sink are main parameters while analyzing the thermal dissipation in the circuit. In this work we have taken two values for LFM i.e. 250, 500 and three profiles for heat sink are taken, these are low profile, medium profile and high profile. When the voltage sensor is operating at 1THz and LFM is 250 with low profile heat sink, junction temperature of SSTL135_DCI is reduced up to 5.12%, 6.03% and 20.77% as compared to SSTL12, SSTL12_DCI and SSTL135_R respectively. Under same operating frequency and heat sink profile with LFM as 500, we are achieving 3.69%, 5.22% and 17.99% less junction power reduction in SSTL135_DCI with respect to SSTL12, SSTL12_DCI and SSTL135_R respectively. This design is implemented on Kintex-7 FPGA, XC7K70T device and -3 speed grades. In this work we have used Verilog as HDL and Xilinx ISE 14.6 as simulator.
引用
收藏
页码:21 / 24
页数:4
相关论文
共 50 条
  • [21] A Comparative Analysis on Different IO Standards Based Energy Efficient Visitor Counting Machine Design
    20163702795299
    (1) Department of Electronics and Communication, GLA University, Mathura, India, 1600, (Institute of Electrical and Electronics Engineers Inc., United States):
  • [22] A Comparative analysis on different IO Standards based Energy Efficient Visitor Counting Machine design
    Khandelwal, Mayuri
    Upadhyay, Anjali Dutt
    Bansal, Sakshi
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 1341 - 1344
  • [23] Energy Efficient Flip Flop Design Using Voltage Scaling On FPGA
    Singh, Sunny
    Kaur, Amanpreet
    Pandey, Bishwajeet
    2014 IEEE 6TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE), 2014,
  • [24] Simulation of Optical Voltage Sensor Based on Conoscopic Interference
    Xie, Nan
    Xu, Qifeng
    Xie, Rongfang
    2ND INTERNATIONAL CONFERENCE ON SIMULATION AND MODELING METHODOLOGIES, TECHNOLOGIES AND APPLICATIONS (SMTA 2015), 2015, : 357 - 361
  • [25] HSTL IO standard based energy efficient FIR filter design on 28nm FPGA
    Madhok, Shivani
    Singh, Navdeep
    Kaur, Jasleen
    Nanda, Khyati
    Dabas, Sweety
    Dhankar, Minal
    International Journal of Control and Automation, 2015, 8 (07): : 47 - 54
  • [26] Mobile DDR IO Standard Based High Performance Energy Efficient Portable ALU Design on FPGA
    Kumar, Tanesh
    Pandey, Bishwajeet
    Das, Teerath
    Chowdhry, B. S.
    WIRELESS PERSONAL COMMUNICATIONS, 2014, 76 (03) : 569 - 578
  • [27] Mobile DDR IO Standard Based High Performance Energy Efficient Portable ALU Design on FPGA
    Tanesh Kumar
    Bishwajeet Pandey
    Teerath Das
    B. S. Chowdhry
    Wireless Personal Communications, 2014, 76 : 569 - 578
  • [28] A Resource Efficient CNN Accelerator for Sensor Signal Processing Based on FPGA
    Wu, Ruidong
    Liu, Bing
    Fu, Ping
    Chen, Haolin
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (05)
  • [29] LVCMOS Based Energy Efficient Solar Charge Sensor Design on FPGA
    Singla, Anu
    Kaur, Amanpreet
    Pandey, Bishwajeet
    2014 IEEE 6th India International Conference on Power Electronics (IICPE), 2014,
  • [30] Energy Efficient Sensor Design and Implementation on FPGA by Using Open Source Processors
    Demirturk, Mehmet Onur
    Akcay, Latif
    Yalcin, Berna Ors
    2019 27TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2019,