Digital circuit design challenges and opportunities in the era of nanoscale CMOS

被引:125
|
作者
Calhoun, Benton H. [1 ]
Cao, Yu [2 ]
Li, Xin [3 ]
Mai, Ken [3 ]
Pileggi, Lawrence T. [3 ]
Rutenbar, Rob A. [3 ]
Shepard, Kenneth L. [4 ]
机构
[1] Univ Virginia, Dept Elect & Comp Engn, Charlottesville, VA 22904 USA
[2] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[3] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
[4] Columbia Univ, Dept Elect Engn, New York, NY 10027 USA
基金
美国国家科学基金会;
关键词
clock distribution; complementary metal-oxide-semiconductor (CMOS); device scaling; digital circuits; lithography; logic; manufacturability; memory; optimization; power distribution; regular circuit fabrics; statistical variability; yield;
D O I
10.1109/JPROC.2007.911072
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Well-designed circuits are one key "insulating" layer between the increasingly unruly behavior of scaled complementary metal-oxide-semiconductor devices and the systems we seek to construct from them. As we move forward into the nanoscale regime, circuit design is burdened to "hide" more of the problems intrinsic to deeply scaled devices. How this is being accomplished is the Subject of this paper. We discuss new techniques for logic circuits and interconnect, for memory, and for clock and power distribution. we survey work to build accurate simulation models for nanoscale devices. We discuss the unique problems posed by nanoscale lithography and the role of geometrically regular circuits as one promising solution. Finally, we look at recent computer-aided design efforts in modeling, analysis, and optimization for nanoscale designs with ever increasing amounts of statistical variation.
引用
收藏
页码:343 / 365
页数:23
相关论文
共 50 条
  • [1] Circuit Design in Nano-Scale CMOS Era: Opportunities & Challenges
    Zhang, Kevin
    [J]. ISLPED 09, 2009, : 157 - 157
  • [2] Nanoscale Register File Circuit Design - Challenges and Opportunities
    Sarfraz, Khawar
    Chan, Mansun
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [3] Materials Design in Digital Era: Challenges and Opportunities
    Jain, Deepak
    Dwadasi, Balarama Sridhar
    Kumar, Dharmendr
    Mishra, Shashank
    Ravikumar, Bharath
    Gupta, Rakesh
    Srinivasan, Sriram Goverapet
    Jain, Vinay
    Mynam, Mahesh
    Maiti, Soumyadipta
    Rai, Beena
    [J]. TRANSACTIONS OF THE INDIAN INSTITUTE OF METALS, 2019, 72 (08) : 2199 - 2208
  • [4] Materials Design in Digital Era: Challenges and Opportunities
    Deepak Jain
    Balarama Sridhar Dwadasi
    Dharmendr Kumar
    Shashank Mishra
    Bharath Ravikumar
    Rakesh Gupta
    Sriram Goverapet Srinivasan
    Vinay Jain
    Mahesh Mynam
    Soumyadipta Maiti
    Beena Rai
    [J]. Transactions of the Indian Institute of Metals, 2019, 72 : 2199 - 2208
  • [5] Design challenges of analog-to-digital converters in nanoscale CMOs
    Matsuzawa, Akira
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04): : 779 - 785
  • [6] Energy Efficient Computing in Nanoscale CMOS: Challenges and Opportunities
    De, Vivek
    [J]. 2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 121 - 124
  • [7] Analog Circuit Design in Nanoscale CMOS Technologies
    Lewyn, Lanny L.
    Ytterdal, Trond
    Wulff, Carsten
    Martin, Kenneth
    [J]. PROCEEDINGS OF THE IEEE, 2009, 97 (10) : 1687 - 1714
  • [8] MM-wave and THz circuit design in standard CMOS technologies: challenges and opportunities
    Reynaert, Patrick
    Steyaert, Wouter
    Standaert, Alexander
    Simic, Dragan
    Kaizhe, Guo
    [J]. 2017 IEEE ASIA PACIFIC MICROWAVE CONFERENCE (APMC), 2017, : 85 - 88
  • [9] Coronavirus in the era of digital connectivity: Opportunities and challenges
    Muyingo, Rajab Idd
    Mpoza, Abdulhamid
    Kasadha, Juma
    [J]. JOURNAL OF PUBLIC AFFAIRS, 2020, 20 (04)
  • [10] Luxury Marketing Challenges and Opportunities in the Digital Era
    Barbosa, Belem
    Remondes, Jorge
    Teixeira, Sandrina
    [J]. INTERNATIONAL JOURNAL OF MARKETING COMMUNICATION AND NEW MEDIA, 2018, (04): : 1 - 5