22nm half-pitch patterning by CVD spacer self alignment double patterning (SADP)

被引:81
|
作者
Bencher, Christopher [1 ]
Chen, Yongmei [1 ]
Dai, Huixiong [1 ]
Montgomery, Warren [2 ]
Huli, Lior [1 ,2 ]
机构
[1] Appl Mat Inc, 3050 Bowers Ave, Santa Clara, CA 95054 USA
[2] SUNY Albany, Coll Nanoscale Sci & Engn, Albany, NY 12222 USA
来源
关键词
self-aligned double patterning; APF (R); spacer mask; frequency doubling; SADP; SaDPT;
D O I
10.1117/12.772953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Self-aligned double patterning (SADP) is a patterning technique that uses CVD spacers formed adjacent to a core (template) pattern that is defined by conventional lithography. After stripping the core (template) material, the spacers serve as a hardmask with double the line density of the original lithographically defined template. This integration scheme is an alternative to conventional double patterning for extending the half-pitch resolution beyond the current lithography tool's half-pitch limit. Using a positive tone (spacer as mask) approach, we show capability to create 22nm line and space arrays, on 300mm wafers, with full wafer critical dimension uniformity (CDU) < 2nm (3 sigma) and line edge roughness (LER) < 2nm. These 22nm line and space results stem from template lithography using 1.2NA 193nm water immersion lithography. In this paper, we also demonstrate lot to lot manufacturability, the patterning of two substrate types (STI and silicon oxide trench), as well as demonstrate the formation of gridded design rule (GDR) building blocks for circuit design.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Advanced multi-patterning using resist core spacer process for 22nm node and beyond
    Kuwahara, Yuhei
    Shimura, Satoru
    Kyouda, Hideharu
    Oyama, Kenichi
    Yamauchi, Shohei
    Hara, Arisa
    Natori, Sakurako
    Yaegashi, Hidetami
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXIX, 2012, 8325
  • [32] Sub-40nm half-pitch double patterning with resist freezing process - art. no. 69230H
    Hori, Masafumi
    Nagai, Tomoki
    Nakamura, Atsushi
    Abe, Takayoshi
    Wakamatsu, Gouji
    Kakizawa, Tomohiro
    Anno, Yuusuke
    Sugiura, Makoto
    Kusumoto, Shiro
    Yamaguchi, Yoshikazu
    Shimokawa, Tsutomu
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXV, PTS 1 AND 2, 2008, 6923 : H9230 - H9230
  • [33] Solutions for 22nm node patterning using ArFi technology
    Finders, Jo
    Dusa, Mircea
    Mulkens, Jan
    Cao, Yu
    Escalante, Maryana
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [34] Patterning development in spin-on hard mask systems for 30nm half-pitch EUV technology
    Truffert, Vincent
    Pollentier, Ivan
    Foubert, Philippe
    Lazzarino, Frederic
    Anno, Yuusuke
    Wilson, Christopher J.
    Ercken, Monique
    Gronheid, Roel
    Demuynck, Steven
    Buch, Xavier
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXIX, 2012, 8325
  • [35] Self-Aligned Double Patterning (SADP) Compliant Design Flow
    Ma, Yuansheng
    Sweis, Jason
    Yoshida, Hidekazu
    Wang, Yan
    Kye, Jongwook
    Levinson, Harry J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [36] Self-Aligned Double Patterning (SADP) Friendly Detailed Routing
    Mirsaeedi, Minoo
    Torres, J. Andres
    Anis, Mohab
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION V, 2011, 7974
  • [37] Litho and patterning challenges for memory and logic applications at the 22nm node
    Finders, Jo
    Dusa, Mircea
    Nikolsky, Peter
    van Dommelen, Youri
    Watso, Robert
    Vandeweyer, Tom
    Beckaert, Joost
    Laenens, Bart
    van Look, Lieve
    OPTICAL MICROLITHOGRAPHY XXIII, 2010, 7640
  • [38] Assessment and Extendibility of Chemically Amplified Resists for Extreme Ultraviolet Lithography: Consideration of Nanolithography beyond 22nm Half-Pitch
    Kozawa, Takahiro
    Oizumi, Hiroaki
    Itani, Toshiro
    Tagawa, Seiichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (07)
  • [39] Patterning challenges in the fabrication of 12 nm half-pitch dual damascene copper ultra low-k interconnects
    Chawla, J. S.
    Singh, K. J.
    Myers, A.
    Michalak, D. J.
    Schenker, R.
    Jezewski, C.
    Krist, B.
    Gstrein, F.
    Indukuri, T. K.
    Yoo, H. J.
    ADVANCED ETCH TECHNOLOGY FOR NANOPATTERNING III, 2014, 9054
  • [40] EUV Mask Readiness and Challenges for the 22 nm Half-Pitch and Beyond
    Chan, Y. David
    27TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2011, 7985