Process design & integration of salicide and source/drain process modules for improved device performance

被引:0
|
作者
Apte, PP [1 ]
Saxena, S [1 ]
Rao, S [1 ]
Vasanth, K [1 ]
Prinslow, DA [1 ]
Kittl, JA [1 ]
Breedijk, T [1 ]
Pollack, G [1 ]
机构
[1] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
D O I
10.1557/PROC-525-319
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In integrated circuit (IC) fabrication, understanding and optimizing process interactions and variability is critical for swift process integration and performance enhancement, especially at dimensions less than or equal to 0.25 mu m. We present here an approach to address this challenge, and we apply it to improve the process design for two critical modules in a typical CMOS IC process-salicide and source/drain. Together, these modules impact the silicide-to-diffusion contact resistance (R-c), and the gate sheet resistance (R-s); which, in turn, significantly affect transistor series resistance and circuit delays respectively. In our approach, we have investigated a process domain consisting of both silicide and source/drain process variables; and we have developed a quantitative framework for analysis and optimization, along with qualitative insight into underlying the physical mechanisms. We demonstrate that the transistor drive current (I-d) improves by approximate to 5%, and circuit performance, as measured by the figure-of-merit (FOM), by approximate to 4%. This improvement is significant, and an added benefit is that other transistor characteristics such as effective channel length, off-current, substrate current etc, are affected minimally. Finally, we use this approach to optimize trade-offs such as R-c vs R-s, and performance vs manufacturability; thus enabling manufacturable processes that meet the requirements for high performance.
引用
收藏
页码:319 / 324
页数:6
相关论文
共 50 条
  • [21] Improved process/property/design integration of titanium based aeroengine components
    Jenkins, N
    Rugg, D
    COMPASS 1999 : COMPONENT OPTIMISATION FROM MATERIALS PROPERTIES AND SIMULATION SOFTWARE, 1999, : 275 - 281
  • [22] Performance evaluation integration into object-oriented design process
    Dubakov, S
    KORUS 2004, Vol 1, Proceedings, 2004, : 22 - 24
  • [23] Device and Process Design of Leading Edge Transistors for Performance and Yield
    Gossmann, Hans-Joachim L.
    Sherman, Steven S.
    Evans, Morgan
    Anglin, Kevin
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 279 - 282
  • [24] Correlating drain junction scaling, salicide thickness, and lateral NPN behavior, with the ESD/EOS performance of a 0.25 mu m CMOS process.
    Amerasekera, A
    McNeil, V
    Redder, M
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 893 - 896
  • [25] Medical Device Design Process
    Gilman, Byron L.
    Brewer, James E.
    Kroll, Mark W.
    2009 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-20, 2009, : 5609 - 5612
  • [26] Impact of aggressively shallow source/drain extensions on device performance
    Kimoto, K
    Tada, T
    Kanayama, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (7A): : 4843 - 4847
  • [27] THE EFFECTS OF SOURCE DRAIN RESISTANCE ON DEEP SUBMICROMETER DEVICE PERFORMANCE
    JENG, MC
    CHUNG, JE
    KO, PK
    HU, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (11) : 2408 - 2410
  • [28] Impact of aggressively shallow source/drain extensions on device performance
    Kimoto, Kenji
    Tada, Tetsuya
    Kanayama, Toshihiko
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (7 A): : 4843 - 4847
  • [29] Shortening the process chain by the integration of knowledge into the design process
    Meerkamm, Harald
    Wartzack, Sandro
    ZWF Zeitschrift fuer Wirtschaftlichen Fabrikbetrieb, 1998, 93 (09): : 395 - 398
  • [30] Improved NiSi salicide process using presilicide N2+ implant for MOSFETs
    Lee, PS
    Pey, KL
    Mangelinck, D
    Ding, J
    Wee, ATS
    Chan, L
    IEEE ELECTRON DEVICE LETTERS, 2000, 21 (12) : 566 - 568