Sub-5 nm monolayer black phosphorene tunneling transistors

被引:25
|
作者
Li, Hong [1 ]
Shi, Bowen [2 ,3 ]
Pan, Yuanyuan [2 ,3 ]
Li, Jingzhen [2 ,3 ]
Xu, Lin [6 ,7 ]
Xu, Lianqiang [8 ]
Zhang, Zhiyong [6 ,7 ]
Pan, Feng [5 ]
Lu, Jing [2 ,3 ,4 ]
机构
[1] North China Univ Technol, Coll Mech & Mat Engn, Beijing 100144, Peoples R China
[2] Peking Univ, State Key Lab Mesoscop Phys, Beijing 100871, Peoples R China
[3] Peking Univ, Dept Phys, Beijing 100871, Peoples R China
[4] Collaborat Innovat Ctr Quantum Matter, Beijing 100871, Peoples R China
[5] Peking Univ, Sch Adv Mat, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[6] Peking Univ, Key Lab Phys & Chem Nanodevices, Beijing 100871, Peoples R China
[7] Peking Univ, Dept Elect, Beijing 100871, Peoples R China
[8] Ningxia Normal Univ, Engn Res Ctr Nanostruct & Funct Mat, Sch Phys & Elect Informat Engn, Ningxia 756000, Guyuan, Peoples R China
基金
中国国家自然科学基金;
关键词
monolayer black phosphorene; sub-5 nm scale; tunneling transistor; device performance limit; ab initio quantum transport calculation; ELECTRICAL CONTACTS; SEMICONDUCTOR; PERFORMANCE;
D O I
10.1088/1361-6528/aae0cb
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The successful fabrication of sub-5 nm 2D MoS2 field-effect transistors (FETs) announces the approaching post-silicon era. It is possible for tunneling field-effect transistors (TFETs) based on monolayer black phosphorene (ML BP) to work well in the sub-5 nm region because of its moderate direct band gap, anisotropic electronic properties and high carrier mobility. We simulate the device performance limit of the ML BP TFETs at the sub-5 nm scale using ab initio quantum transport calculations. We predict that the on-state currents (I-on) of the sub-5 nm ML BP TFETs will exceed those of the ML WTe2 TFETs, which possess the highest I-on among the transition-metal dichalcogenide family. In particular, the I-on of the ML BP TFETs can fulfill the 2028 requirements of the international technology roadmap for semiconductors (ITRS) for the high-performance (HP) devices until the gate length is scaled down to 4 nm, while the delay times and power dissipations always surpass the 2028 requirements of the ITRS HP devices significantly in the whole sub-5 nm region.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Wafer-Scale, Sub-5 nm Junction Formation by Monolayer Doping and Conventional Spike Annealing
    Ho, Johnny C.
    Yerushalmi, Roie
    Smith, Gregory
    Majhi, Prashant
    Bennett, Joseph
    Halim, Jeffri
    Faifer, Vladimir N.
    Javey, Ali
    NANO LETTERS, 2009, 9 (02) : 725 - 730
  • [22] Sub-5 nm monolayer germanium selenide (GeSe) MOSFETs: towards a high performance and stable device
    Guo, Ying
    Pan, Feng
    Zhao, Gaoyang
    Ren, Yajie
    Yao, Binbin
    Li, Hong
    Lu, Jing
    NANOSCALE, 2020, 12 (28) : 15443 - 15452
  • [23] A comprehensive study of device variability of sub-5 nm nanosheet transistors and interplay with quantum confinement variation
    Haowen LUO
    Ruihan LI
    Xiangshui MIAO
    Xingsheng WANG
    ScienceChina(InformationSciences), 2023, 66 (02) : 287 - 288
  • [24] Sub-5 nm FIB direct patterning of nanodevices
    Gierak, J.
    Madouri, A.
    Biance, A. L.
    Bourhis, E.
    Patriarche, G.
    Ulysse, C.
    Lucot, D.
    Lafosse, X.
    Auvray, L.
    Bruchhaus, L.
    Jede, R.
    MICROELECTRONIC ENGINEERING, 2007, 84 (5-8) : 779 - 783
  • [25] Polythiophene-based organic transistors:Time to a single nanowire and sub-5 nm gate length
    Xu, Gang
    Chen, Zhilin
    Li, Qiang
    Wan, Jin
    Tan, Xingyi
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2024, 162
  • [26] A comprehensive study of device variability of sub-5 nm nanosheet transistors and interplay with quantum confinement variation
    Haowen Luo
    Ruihan Li
    Xiangshui Miao
    Xingsheng Wang
    Science China Information Sciences, 2023, 66
  • [27] Buried Interconnects for Sub-5 nm SRAM Design
    Mathur, R.
    Bhargava, M.
    Cline, B.
    Salahuddin, S.
    Gupta, A.
    Schuddinck, P.
    Ryckaert, J.
    Kulkarni, J. P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 1041 - 1047
  • [28] A comprehensive study of device variability of sub-5 nm nanosheet transistors and interplay with quantum confinement variation
    Luo, Haowen
    Li, Ruihan
    Miao, Xiangshui
    Wang, Xingsheng
    SCIENCE CHINA-INFORMATION SCIENCES, 2023, 66 (02)
  • [29] Two-Dimensional MX2 Semiconductors for Sub-5 nm Junctionless Field Effect Transistors
    Peng, Bin
    Zheng, Wei
    Qin, Jiantao
    Zhang, Wanli
    MATERIALS, 2018, 11 (03):
  • [30] Fabrication of reproducible sub-5 nm nanogaps by a focused ion beam and observation of Fowler-Nordheim tunneling
    Li, Hu
    Wani, Ishtiaq H.
    Hayat, Aqib
    Jafri, S. Hassan M.
    Leifer, Klaus
    APPLIED PHYSICS LETTERS, 2015, 107 (10)