Systematic steps in design of a CMOS two-stage cascode-compensated OTA

被引:0
|
作者
Kashmiri, SM [1 ]
Hedayati, H [1 ]
Shoaei, O [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, Tehran, Iran
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Cascode compensation increases the speed of two stage amplifiers compared to conventional Miller compensation. The cost is an increase of pole zero complexity such that traditional open loop analysis will not lead to intuitive design equations. This paper introduces a systematic design approach of cascode compensated two stage OTAs. The, parametric transfer function, settling error and thermal noise equations were first extracted from the small signal equivalent circuit of the OTA, then a set of poles and zeros which best suited settling requirements was asserted into the non-linear equations relating, pole. zero and circuit parameters,. through which circuit, parameters were calculated. Using the system-level. results Spice simulation of the OTA was performed in,a 0.35mum CMOS process. The simulated OTA achieved a DC-gain of 100dB. with a 120MHz bandwidth and a 62degrees phase margin from a 3V power supply. The measured dissipated power was 2.01 mW with a settling time of 7 nSec.
引用
收藏
页码:409 / 412
页数:4
相关论文
共 50 条
  • [1] Design guidelines for two-stage cascode-compensated operational amplifiers
    Aminzadeh, Hamed
    Lotfi, Reza
    Rahimian, Somayyeh
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 264 - +
  • [2] Systematic and optimal design of CMOS two-stage opamps with hybrid cascode compensation
    Yavari, Mohammad
    Shoaei, Omid
    Rodriguez-Vazquez, Angel
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 142 - +
  • [3] Design of high-speed two-stage cascode-compensated operational amplifiers based on settling time and open-loop parameters
    Aminzadeh, Hamed
    Danaie, Mohammad
    Lotfi, Reza
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (02) : 183 - 192
  • [4] An evolutionary approach based design automation of low power CMOS Two-Stage Comparator and Folded Cascode OTA
    Maji, K. B.
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (04) : 398 - 408
  • [5] Design and Analysis of a Power-Efficient Cascode-Compensated Amplifier
    Ali, Shafqat
    Tanner, Steve
    Farine, Pierre-Andre
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 96 - 99
  • [6] Recycling folded cascode two-stage CMOS amplifier
    Rezaei, Ilghar
    Soldoozy, Ali
    Zanjani, Masoud Soltani
    Aghaee, Toktam
    Memories - Materials, Devices, Circuits and Systems, 2023, 6
  • [8] Design of a Two-Capacitor Sample & Hold Circuit Using a Two-Stage OTA with Hybrid Cascode Compensation
    Zangeneh, Mahmoud
    Aghababa, Hossein
    Forouzandeh, Behjat
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 493 - 498
  • [9] Design Procedures for a Fully Differential Telescopic Cascode Two-Stage CMOS Operational Amplifier
    Ren, M. Y.
    Wu, T.
    Song, M. X.
    Zhang, C. X.
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 4030 - 4034
  • [10] Hybrid cascode compensation for two-stage cmos operational amplifiers
    Yavari, M
    Shoaei, O
    Svelto, F
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1565 - 1568