Design and Performance Evaluation of Data Flow Processor

被引:0
|
作者
Su, Wenjun [1 ]
机构
[1] Guangzhou Civil Aviat Coll, Dept Elect Informat, Guangzhou, Guangdong, Peoples R China
关键词
Data driven; data flow; self-timed pipeline; computer architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional control flow computer has some disadvantages, such as high power consumption, poor performance of parallel computing, clock skew problem, the worst performance, unnatural programming language, and so on. For this case, we design a data flow processor (DFP). DFP adopts self-timed pipeline that is different from normal asynchronous pipeline. The self-timed pipeline employed in the DFP uses a four-phase communication protocol, with bounded-delay data transmission. Throughput is changeable in self-timed pipeline and signal in different stage can be delayed different time. The sequence of the operation in data flow computer is depended on relationship between operands and validity of operands, and it is not fixed by programmers. DFP can overcome the shortcomings of traditional control-flow processor, and more in line with people's thinking habits. For FFT, the performance of data flow processor is about three times of the performance of the DSP.
引用
收藏
页码:578 / 582
页数:5
相关论文
共 50 条
  • [31] MODULAR DATA FLOW IMAGE-PROCESSOR
    IWASHITA, M
    TEMMA, T
    MATSUMOTO, K
    KUROKAWA, H
    [J]. NEC RESEARCH & DEVELOPMENT, 1984, (74): : 92 - 98
  • [32] Design and performance evaluation of IEEE 802.11a SDR software implemented on a reconfigurable processor
    Akabane, K
    Shiba, H
    Matsui, M
    Kobayashi, K
    Araki, K
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2005, E88B (11) : 4163 - 4169
  • [33] MOTIVATION FOR A COMBINED DATA FLOW-CONTROL FLOW PROCESSOR
    OXLEY, DW
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1981, 298 : 305 - 311
  • [34] A new bi-processor SmartPhone - Evaluation of the performance generating GPRS data traffic
    Loscri', V.
    Marano, S.
    [J]. IEEE INTERNATIONAL CONFERENCE ON SENSOR NETWORKS, UBIQUITOUS, AND TRUSTWORTHY COMPUTING, VOL 1, PROCEEDINGS, 2006, : 104 - +
  • [35] Improving performance and energy saving in a reconfigurable processor via accelerating control data flow graphs
    Mehdipour, Farhad
    Noori, Hamid
    Zamani, Morteza Saheb
    Inoue, Koji
    Murakami, Kazuaki
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (12) : 1956 - 1966
  • [36] DESIGN OF A FULLY ASSOCIATIVE CRYOGENIC DATA PROCESSOR
    PRITCHARD, JP
    WALD, LD
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 1965, MAG1 (01) : 68 - +
  • [37] On the Design of a Processor Working Over Encrypted Data
    Hiscock, Thomas
    Savry, Olivier
    Goubin, Louis
    [J]. 2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 577 - 580
  • [38] Data Mining for Bioinformatics: Design with Oversampling and Performance Evaluation
    Meng-Fong Tsai
    Shyr-Shen Yu
    [J]. Journal of Medical and Biological Engineering, 2015, 35 : 775 - 782
  • [39] Data Mining for Bioinformatics: Design with Oversampling and Performance Evaluation
    Tsai, Meng-Fong
    Yu, Shyr-Shen
    [J]. JOURNAL OF MEDICAL AND BIOLOGICAL ENGINEERING, 2015, 35 (06) : 775 - 782
  • [40] Design for a data processor of multiple target tracking
    Beijing Univ of Aeronautics and, Astronautics
    [J]. Beijing Hangkong Hangtian Daxue Xuebao, 1 (46-51):