A 0.6 V 10 bit 120 kS/s SAR ADC for Implantable Multichannel Neural Recording

被引:0
|
作者
Tong, Xingyuan [1 ]
Wang, Ronghua [1 ]
机构
[1] Xian Univ Posts & Telecommun, Sch Elect Engn, Xian, Peoples R China
来源
2017 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS) | 2017年
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter; fully-differential; SAR; scalable sampling rate; low power; SWITCHING ENERGY; CMOS; REDUCTION; SCHEME;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 10 bit fully-differential SAR ADC with multiple input channels is proposed for neural recording implants. The proposed SAR ADC incorporates both energy-efficient switching scheme and low power supply, leveraging on each other's strength to achieve low power consumption. Designed with 0.18 mu m CMOS process, the 10 bit SAR ADC can operate at scalable sampling rate under 0.6 V power supply. Including an optimized analog multiplexer, this proposed ADC consumes 0.5 mu W at a sampling rate of 120 kS/s and achieves the ENOB of 9.51, which is equivalent to a figure of merit of 7.03 fJ/Conversion step. The active area of this ADC is 386 mu m 345 mu m.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A 14 bit 10MS/s TI SAR ADC with Neural Network Calibration
    Song, Mingjun
    Cao, Xianguo
    IEICE ELECTRONICS EXPRESS, 2025, 22 (05):
  • [42] 1-kS/s 12-bit SAR ADC with Burst Conversion
    Son, Haewoon
    Yang, Wonseok
    Jung, Hoyong
    Jang, Young-Chan
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 295 - 296
  • [43] A 0.4 V 1.94 fJ/conversion-step 10 bit 750 kS/s SAR ADC with Input-Range-Adaptive Switching
    Lee, Pei-Chen
    Lin, Jin-Yi
    Hsieh, Chih-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (12) : 2149 - 2157
  • [44] A 0.4-V 10-bit 10-KS/s SAR ADC in 0.18 μm CMOS for low energy wireless senor network chip
    Xin, Xin
    Cai, Jue Ping
    Chen, Teng Teng
    Yang, Qi Di
    MICROELECTRONICS JOURNAL, 2019, 83 : 104 - 116
  • [45] Design of a Rail-to-Rail 460 kS/s 10-bit SAR ADC for Capacitive Sensor Interface
    Wang, Shenjie
    Dehollain, Catherine
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 453 - 456
  • [46] An 8-bit 10 kS/s 0.18 μm CMOS SAR ADC for RFID applications with sensing capabilities
    Marjonen, J.
    Pesonen, N.
    Vermesan, O.
    Aberg, M.
    Oja, A.
    Rustad, H.
    Rusu, C.
    Enoksson, P.
    2007 NORCHIP, 2007, : 100 - +
  • [47] A 0.6-V 400-KS/s Low Noise Asynchronous SAR ADC With Dual-Domain Comparison
    Lee, Sang-Hoon
    Lee, Won-Young
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 7 - 8
  • [48] A Low Energy Consumption 10-Bit 100kS/s SAR ADC with Timing Control Adaptive Window
    Kung, Chih-Yuan
    Huang, Chun-Po
    Li, Chia-Chuan
    Chang, Soon-Jyh
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [49] A 12 bit 750 kS/s 0.13 mW Dual-sampling SAR ADC
    Abbasizadeh, Hamed
    Lee, Dong-Soo
    Yoo, Sang-Sun
    Kim, Joon-Tae
    Lee, Kang-Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) : 760 - 770
  • [50] A 76nW, 4kS/s 10-bit SAR ADC with offset cancellation for biomedical applications
    Delgado-Restituto, Manuel
    Carrasco-Robles, Manuel
    Fiorelli, Rafaella
    Gines-Arteaga, Antonio J.
    Rodriguez-Vazquez, Angel
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 421 - 424