Gated Contact Chains for Process Characterization in FinFET Technologies

被引:0
|
作者
Brozek, Tomasz [1 ]
Lam, Stephen [1 ]
Yu, Shia [1 ]
Pak, Mike [1 ]
Liu, Tom [1 ]
Valishayee, Rakesh [1 ]
Yokoyama, Nobuharu [1 ]
机构
[1] PDF Solutions, KK, Tokyo, Japan
关键词
Characterization; Test Structure; Contact; FinFET; Failure Mode;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Contact Chain is a well known element of the diagnostic set of test structures used across many generations of silicon processes. Implementation of such test structures becomes challenging in new technologies with 3D devices, like FinFET. Contacts to active regions of such devices are inherently dependent on the architecture of epitaxial raised source and drain and for proper characterization require the presence of transistor gates, which set the environment for contacts. This paper describes examples of test structures for contact process development for FinFET technologies. Instead of simple chain of contacts, each structure contains a series of active devices with common gate electrode used to turn on the chain of transistors to enable measurement of chain resistance. To discriminate between chain failures caused by an open contact or by other mechanisms (e.g. bad transistor with very high threshold voltage) a series of measurement under various test conditions is performed and analysed to extract the contact failure rate. We also demonstrate the application of such structures in FinFET process characterization.
引用
收藏
页码:64 / 69
页数:6
相关论文
共 50 条
  • [21] Advanced FinFET Technologies for Boosting SRAM Performance
    Endo, Kazuhiko
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 1141 - 1144
  • [22] Design and Simulation of FinFET Circuits at Different Technologies
    Kajal
    Sharma, Vijay Kumar
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT 2021), 2021, : 263 - 268
  • [23] Study of dynamic TDDB in scaled FinFET technologies
    Joshi, K.
    Chang, S. W.
    Huang, D. S.
    Liao, P. J.
    Lee, Y-H
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [24] FinFET-based product performance: Modeling and evaluation of standard cells in FinFET technologies
    Karapetyan, Shushanik
    Kleeberger, Veit
    Schlichtmann, Ulf
    MICROELECTRONICS RELIABILITY, 2016, 61 : 30 - 34
  • [25] FinFET Reliability Study by Forward Gated-Diode Method
    Ma, Chenyue
    Li, Bo
    Wei, Yiqun
    Zhang, Lining
    He, Jin
    Zhang, Xing
    Lin, Xinnan
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 644 - +
  • [26] FinFET Reliability Analysis by Forward Gated-Diode Method
    Fang, Ming
    He, Jin
    Wu, Wen
    Zhao, Wei
    Wang, Ruonan
    He, Ping
    Song, Lei
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, MECHANICAL AND INDUSTRIAL ENGINEERING (ICEMIE), 2016, 51 : 6 - 9
  • [27] New Contact Metallization Scheme for FinFET and Beyond
    Koike, Junichi
    Hosseini, Maryamsadat
    Ando, Daisuke
    Sutou, Yuji
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 169 - 171
  • [28] Methods for modelling and analysing process chains for supporting the development of new technologies.
    Grossmann, Knut
    Wiemer, Hajo
    Grossmann, Kay K.
    MATERIALS SCIENCE ENGINEERING, SYMPOSIUM B6 - HYBRID STRUCTURES, 2013, 2 : 34 - 42
  • [29] Aging Impacts on SOC Timing in Advanced FinFET Technologies
    Sun, Yongsheng
    Zhan, Canhui
    Fu, Yiwei
    Gan, Zhenghao
    Wong, Waisum
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 263 - 265
  • [30] A Prospective on Education of New Generations of devices in the FDSOI and FinFET Technologies: from the technological process to the Circuit Design Specifications
    Bonnaud, Olivier
    Fesquee, Laurent
    2014 29TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2014,