Column-Parallel Correlated Multiple Sampling Circuits for CMOS Image Sensors and Their Noise Reduction Effects

被引:54
|
作者
Suh, Sungho [1 ]
Itoh, Shinya [1 ]
Aoyama, Satoshi [2 ]
Kawahito, Shoji [1 ]
机构
[1] Shizuoka Univ, Res Inst, Shizuoka, Japan
[2] Brookman Technol Inc, Shizuoka, Japan
关键词
CMOS image sensor; low noise; wide dynamic range; column-parallel correlated multiple sampling; folding integration technique; GAIN;
D O I
10.3390/s101009139
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
For low-noise complementary metal-oxide-semiconductor (CMOS) image sensors, the reduction of pixel source follower noises is becoming very important. Column-parallel high-gain readout circuits are useful for low-noise CMOS image sensors. This paper presents column-parallel high-gain signal readout circuits, correlated multiple sampling (CMS) circuits and their noise reduction effects. In the CMS, the gain of the noise cancelling is controlled by the number of samplings. It has a similar effect to that of an amplified CDS for the thermal noise but is a little more effective for 1/f and RTS noises. Two types of the CMS with simple integration and folding integration are proposed. In the folding integration, the output signal swing is suppressed by a negative feedback using a comparator and one-bit D-to-A converter. The CMS circuit using the folding integration technique allows to realize a very low-noise level while maintaining a wide dynamic range. The noise reduction effects of their circuits have been investigated with a noise analysis and an implementation of a 1Mpixel pinned photodiode CMOS image sensor. Using 16 samplings, dynamic range of 59.4 dB and noise level of 1.9 e(-) for the simple integration CMS and 75 dB and 2.2 e(-) for the folding integration CMS, respectively, are obtained.
引用
收藏
页码:9139 / 9154
页数:16
相关论文
共 50 条
  • [21] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    韩烨
    李全良
    石匆
    吴南健
    Journal of Semiconductors, 2013, (08) : 177 - 182
  • [22] Two-Step Column-Parallel SAR/Single-Slope ADC for CMOS Image Sensors
    Zhang, Hejiu
    Yu, Ningmei
    Lyu, Nan
    Li, Keren
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (02): : 434 - 437
  • [23] THE IMPACT OF DEVICE MISMATCH ON THE PERFORMANCE OF CORRELATED DOUBLE SAMPLING CIRCUITS IN CMOS IMAGE SENSORS
    Liu, Weihui
    Jin, Xiangliang
    Yang, Hongjia
    Tang, Lizhen
    Yang, Jia
    ELECTRONICS WORLD, 2017, 123 (1969): : 30 - 34
  • [24] Integration of a New Column-Parallel ADC Technology on CMOS Image Sensor
    Nelson, Fan Z.
    Ay, Suat U.
    2010 EIGHTH IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (IEEE WMED 2010), 2010,
  • [25] A Low Power Dual CDS for a Column-Parallel CMOS Image Sensor
    Cho, Kyuik
    Kim, Daeyun
    Song, Minkyu
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (04) : 388 - 396
  • [26] A CMOS image sensor with column-parallel cyclic-SAR ADC
    Kaur, Amandeep
    Karthik, M. B.
    Sarkar, Mukul
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [27] Correlated Multiple Sampling Technique for Low-Light CMOS Image Sensors
    Li, Shaomeng
    Nie, Kaiming
    Xu, Jiangtao
    LASER & OPTOELECTRONICS PROGRESS, 2023, 60 (12)
  • [28] RTS Noise Reduction in CMOS Image Sensors Using Correlated Extrema Cancellation
    Bhattacharya, Abhinav
    Tanya, Tusha
    Sarkar, Mukul
    Fowler, Boyd
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (05) : 3050 - 3055
  • [29] A column-parallel clock skew self-calibration circuit for time-resolved CMOS image sensors
    Miao, Lianghua
    Yasutomi, Keita
    Imanishi, Shoma
    Kawahito, Shoji
    IEICE ELECTRONICS EXPRESS, 2015, 12 (24):
  • [30] A Low-Noise CMOS Image Sensor With Digital Correlated Multiple Sampling
    Chen, Nan
    Zhong, Shengyou
    Zou, Mei
    Zhang, Jiqing
    Ji, Zhongshun
    Yao, Libin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (01) : 84 - 94