Cache design and exploration for low power embedded systems

被引:9
|
作者
Chakrabarti, C [1 ]
机构
[1] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
关键词
D O I
10.1109/IPCCC.2001.918645
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper summarizes our work on memory design and exploration for low power data-dominated embedded systems. The memory sub-system consists of an instruction cache and a data cache on-chip, and a large memory off-chip. Our procedure consists of (a) reducing the power consumption due to memory traffic by applying memory-optimizing loop transformations, and (b) using a memory exploration procedure to choose a cache configuration (cache size and line size) that satisfies the system requirements of area, number of cycles and energy consumption. The memory exploration procedure is very efficient since it exploits the trends in the cycles and energy characteristics to reduce the search space significantly.
引用
收藏
页码:135 / 139
页数:5
相关论文
共 50 条
  • [21] Real-time reconfigurable cache for low-power embedded systems
    Jheng, Geng-Cyuan
    Duh, Dyi-Rong
    Lai, Cheng-Nan
    [J]. INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2010, 4 (3-4) : 235 - 247
  • [22] Instruction Cache Design Space Exploration for Embedded Software Applications
    Patel, Rajendra
    Rajawat, Arvind
    [J]. 2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [23] Multi Objective Design Space Exploration of Cache for Embedded Applications
    Alipour, Mehdi
    Taghdisi, Hojjat
    Sadeghzadeh, Seyed Hassan
    [J]. 2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [24] Cooperative cache system: A low power cache system for embedded processors
    Park, Gi-Ho
    Lee, Kil-Whan
    Han, Tack-Don
    Kim, Shin-Dug
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (04) : 708 - 717
  • [25] A NUCA model for embedded systems cache design
    Foglia, P
    Mangano, D
    Prete, CA
    [J]. PROCEEDINGS OF THE 2005 3RD WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2005, : 41 - 46
  • [26] Low power design for embedded systems: Today and tomorrow
    Zafalon, R
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 8 - 8
  • [27] Design Space Exploration of Power Efficient Cache Design Techniques
    Kapania, Ashish
    Aradhya, H. V. Ravish
    [J]. ADVANCES IN NETWORKS AND COMMUNICATIONS, PT II, 2011, 132 : 362 - 371
  • [28] A DESIGN SPACE EXPLORATION FRAMEWORK FOR AUTOMOTIVE EMBEDDED SYSTEMS AND THEIR POWER MANAGEMENT
    Walla, Gregor
    Stechele, Walter
    Herkersdorf, Andreas
    Molotnikov, Zaur
    Barthels, Andreas
    Michel, Hans-Ulrich
    [J]. PROCEEDINGS 27TH EUROPEAN CONFERENCE ON MODELLING AND SIMULATION ECMS 2013, 2013, : 228 - +
  • [29] Low-power 4-way associative cache for embedded SOC design
    Choi, H
    Yim, MK
    Lee, JY
    Yun, BW
    Lee, YT
    [J]. 13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 231 - 235
  • [30] A low-power cache system for embedded processors
    Park, GH
    Lee, KW
    Lee, JS
    Han, TD
    Kim, SD
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 316 - 319