The impact of on-chip communication on memory technologies for neuromorphic systems

被引:15
|
作者
Moradi, Saber [1 ]
Manohar, Rajit [1 ]
机构
[1] Yale Univ, Sch Engn & Appl Sci, Comp Syst Lab, New Haven, CT 06520 USA
关键词
on-chip communication; emergent memory; memristor; neuromorphic; routing architecture; nanoscale; power consumption; SILICON; NETWORK; DESIGN; MODEL; ARCHITECTURE; PROCESSOR;
D O I
10.1088/1361-6463/aae641
中图分类号
O59 [应用物理学];
学科分类号
摘要
Emergent nanoscale non-volatile memory technologies with high integration density offer a promising solution to overcome the scalability limitations of CMOS-based neural networks architectures, by efficiently exhibiting the key principle of neural computation. Despite the potential improvements in computational costs, designing high-performance on-chip communication networks that support flexible, large-fanout connectivity remains as daunting task. In this paper, we elaborate on the communication requirements of large-scale neuromorphic designs, and point out the differences with the conventional network-on-chip architectures. We present existing approaches for on-chip neuromorphic routing networks, and discuss how new memory and integration technologies may help to alleviate the communication issues in constructing next-generation intelligent computing machines.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] A dielectrophoresis microjet for on-chip technologies
    Collier, Christopher M.
    Hill, Kyle A.
    Holzman, Jonathan F.
    RSC ADVANCES, 2013, 3 (45): : 23309 - 23316
  • [32] Impact of On-Chip Interconnection in a Large-Scale Memristor Crossbar Array for Neural Network Accelerator and Neuromorphic Chip
    Shin, Taein
    Son, Kyungjune
    Kim, Seongguk
    Cho, Kyungjun
    Park, Shinyoung
    Kim, Subin
    Park, Gapyeol
    Sim, Boogyo
    Kim, Joungho
    2019 IEEE 28TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2019), 2019,
  • [33] A Mixed-Mode Neuron with On-Chip Tunability for Generic Use in Memristive Neuromorphic Systems
    Sayyaparaju, Sagarvarma
    Weiss, Ryan
    Rose, Garrett S.
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 441 - 446
  • [34] An On-Chip Learning Method for Neuromorphic Systems Based on Non-Ideal Synapse Devices
    Lee, Jae-Eun
    Lee, Chuljun
    Kim, Dong-Wook
    Lee, Daeseok
    Seo, Young-Ho
    ELECTRONICS, 2020, 9 (11) : 1 - 13
  • [35] OCTAN: An On-Chip Training Algorithm for Memristive Neuromorphic Circuits
    Ansari, Mohammad
    Fayyazi, Arash
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (12) : 4687 - 4698
  • [36] Emerging memory technologies for neuromorphic computing
    Kim, Chul-Heung
    Lim, Suhwan
    Woo, Sung Yun
    Kang, Won-Mook
    Seo, Young-Tak
    Lee, Sung-Tae
    Lee, Soochang
    Kwon, Dongseok
    Oh, Seongbin
    Noh, Yoohyun
    Kim, Hyeongsu
    Kim, Jangsaeng
    Bae, Jong-Ho
    Lee, Jong-Ho
    NANOTECHNOLOGY, 2019, 30 (03)
  • [37] On-chip phonon-magnon reservoir for neuromorphic computing
    Dmytro D. Yaremkevich
    Alexey V. Scherbakov
    Luke De Clerk
    Serhii M. Kukhtaruk
    Achim Nadzeyka
    Richard Campion
    Andrew W. Rushforth
    Sergey Savel’ev
    Alexander G. Balanov
    Manfred Bayer
    Nature Communications, 14
  • [38] On-chip phonon-magnon reservoir for neuromorphic computing
    Yaremkevich, Dmytro D.
    Scherbakov, Alexey V.
    De Clerk, Luke
    Kukhtaruk, Serhii M.
    Nadzeyka, Achim
    Campion, Richard
    Rushforth, Andrew W.
    Savel'ev, Sergey
    Balanov, Alexander G.
    Bayer, Manfred
    NATURE COMMUNICATIONS, 2023, 14 (01)
  • [39] Noisy Neuromorphic Neurons with RPG On-chip Noise Source
    Yue, Kun
    Parker, Alice C.
    2017 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2017, : 1225 - 1229
  • [40] Integrated On-Chip Antennas for Chip-to-Chip Communication
    Yordanov, Hristomir H.
    Russer, Peter
    2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 41 - 44