A continuous flow mixed-radix FFT architecture with an in-place algorithm

被引:0
|
作者
Baek, JH [1 ]
Son, BS [1 ]
Jo, BG [1 ]
Sunwoo, MH [1 ]
Oh, SK [1 ]
机构
[1] Ajou Univ, Sch Elect & Comp Engn, Paldal Ku, Suwon 442749, South Korea
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper proposes a fast Fourier transform (FFT) architecture to satisfy both small area and high speed. The proposed architecture uses the mixed-radix algorithm based on the radix-4 and radix-2 algorithms and the memory bank structure for high speed real-time processing. To satisfy the small area requirement, it uses an in-place memory strategy that stores butterfly outputs in the same memory location used by butterfly inputs. To meet real-time processing, this paper proposes a continuous flow architecture using only two N-word memories for the mixed-radix algorithm. The proposed architecture can reduce the number of clock cycles about 70% compared with an existing architecture.
引用
收藏
页码:133 / 136
页数:4
相关论文
共 50 条
  • [1] New in-place strategy for a mixed-radix FFT processor
    Heo, KL
    Baek, JH
    Sunwoo, MH
    Jo, BG
    Son, BS
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 81 - 84
  • [2] New continuous-flow mixed-radix (CFMR) FFT processor using novel in-place strategy
    Jo, BG
    Sunwoo, MH
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (05) : 911 - 919
  • [3] Regular mixed-radix DFT matrix factorization for in-place FFT accelerators
    Salishev, Sergey, I
    [J]. 2018 SYSTEMS OF SIGNALS GENERATING AND PROCESSING IN THE FIELD OF ON BOARD COMMUNICATIONS, 2018,
  • [4] AN IN-ORDER, PARTIALLY IN-PLACE MIXED RADIX FFT ALGORITHM
    PEI, SC
    HUANG, EF
    [J]. IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (05): : 1314 - 1317
  • [5] Mixed-Radix and CORDIC Algorithm for Implementation of FFT
    Sarode, Namrata
    Atluri, Rajeev
    Dakhole, P. K.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1628 - 1634
  • [6] The Design of a Reconfigurable Continuous-Flow Mixed-Radix FFT Processor
    Jacobson, Anthony T.
    Truong, Dean N.
    Baas, Bevan M.
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1133 - 1136
  • [7] Transport triggered architecture processor for mixed-radix FFT
    Pitkanen, Teemu
    Makinen, Risto
    Heikkinen, Jari
    Partanen, Tero
    Takala, Jarmo
    [J]. 2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 84 - +
  • [8] Parity Based In-Place FFT Architecture for Continuous Flow Applications
    Kitsakis, V.
    Papatheofanous, E. A.
    Reisis, D.
    Lentaris, G.
    Soudris, D.
    [J]. 2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 101 - 104
  • [9] A Low-Complexity Mixed-Radix FFT Rotator Architecture
    Tsai, Wei-Lun
    Chen, Sau-Gee
    Huang, Shen-Jui
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 183 - 186
  • [10] DRRA-based Reconfigurable Architecture for Mixed-Radix FFT
    Kallapu, Reeshita
    Siathist, Dimitrios
    Hoppe, Srinivas
    Henlanit, Ahmed
    [J]. 2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 25 - 30