Interconnect-efficient LDPC code design

被引:0
|
作者
El-Maleh, Aiman [1 ]
Arkasosy, Basil [1 ]
Al-Andalusi, M. Adnan [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dhahran 31261, Saudi Arabia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a new, hardware-oriented technique for designing Low Density Parity Check (LDPC) codes. The technique targets to achieve an interconnect-efficient architecture that reduces the area and delay of the decoder implementation while maintaining good error correction performance. With a fully parallel implementation of the LDPC decoder, the proposed design assumes a constraint on the interconnect wire length which has a direct impact on the maximum signal delay and power dissipation. Furthermore, this design approach is shown to lower interconnect routing congestion, and hence reduce the chip area and maximize chip utilization.
引用
收藏
页码:127 / +
页数:2
相关论文
共 50 条
  • [41] Implementation of Energy Efficient LDPC Code for Wireless Sensor Node
    Choi, Sang-Min
    Moon, Byung-Hyun
    COMMUNICATION AND NETWORKING, PT II, 2011, 266 : 248 - +
  • [42] Energy-efficient FPGA interconnect design
    Meijer, Maurice
    Krishnan, Rohini
    Bennebrock, Martijn
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1377 - +
  • [43] Efficient extraction of the interconnect inductances for VLSI design
    Kurokawa, A
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 974 - 979
  • [44] LDPC Code Design via Masking Technology and Progressive Optimization
    Guo, Dongliang
    2018 5TH INTERNATIONAL CONFERENCE ON SYSTEMS AND INFORMATICS (ICSAI), 2018, : 769 - 773
  • [45] Generalized Binary Representation for the Nonbinary LDPC Code With Decoder Design
    Yu, Yang
    Chen, Wen
    Li, Jun
    Ma, Xiao
    Bai, Baoming
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2014, 62 (09) : 3070 - 3083
  • [46] Design of binary LDPC code using cyclic shift matrices
    Kim, KS
    Lee, SH
    Kim, YH
    Ahn, JY
    ELECTRONICS LETTERS, 2004, 40 (05) : 325 - 326
  • [47] LDPC Code Design for Noncoherent Physical Layer Network Coding
    Ferrett, Terry
    Valenti, Matthew C.
    2015 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2015, : 2054 - 2059
  • [48] LDPC code design for half-duplex relay networks
    Li, Chuxiang
    Khojastepour, Mohammad Ali
    Yue, Guosen
    Wang, Xiaodong
    Madihian, Mohammad
    2007 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PTS 1-3, 2007, : 873 - +
  • [49] Achieving Flexibility in LDPC Code Design by Absorbing Set Elimination
    Zhang, Jiajun
    Wang, Jiadong
    Srinivasa, Shayan Garani
    Dolecek, Lara
    2011 CONFERENCE RECORD OF THE FORTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS (ASILOMAR), 2011, : 669 - 673
  • [50] Design and Implementation of Shared Memory for Turbo and LDPC Code Interleaver
    Huo, Kejia
    Hu, Zhuhua
    Liu, Dake
    WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2022, 2022