Carbon nanotube FET-based low-delay and low-power multi-digit adder designs

被引:26
|
作者
Srinivasu, B. [1 ]
Sridharan, K. [1 ]
机构
[1] Indian Inst Technol Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
adders; logic design; carbon nanotube field effect transistors; low-power electronics; ternary logic; carbon nanotube FET; low-delay low-power multidigit adder design; field-effect transistor-based device technology; metal oxide semiconductor FET; MOSFET; arithmetic circuit design; CNTFET technology; multiternary digit CNTFET-based adder design; unary operators; multivalued logic; ternary half-adder; low-complexity multidigit adders; conditional sum-carry lookahead; extensive HSPICE simulations; power-delay product; CNTFET-based HA; CNTFET-based full-adder; CNTFET-based conditional sum adder; multitrit design; single-trit adder design; CNTFET-based carry lookahead adder; FIELD-EFFECT TRANSISTOR; HIGH-PERFORMANCE; EFFICIENT; CIRCUITS;
D O I
10.1049/iet-cds.2016.0013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several field-effect transistor (FET)-based device technologies are emerging as powerful alternatives to the classical metal oxide semiconductor FET (MOSFET) for computing applications. The focus of this study is on arithmetic circuit design in carbon nanotube FET (CNTFET) technology. In particular, the authors develop low-delay and low-power multi-ternary digit CNTFET-based adder designs. The proposed designs are based on unary operators of multi-valued logic. Efficient designs for primitives such as ternary half-adder (HA) and full-adder are developed and they are used to obtain low-complexity multi-digit adders based on the notions of conditional sum and carry lookahead. Extensive HSPICE simulations reveal that the power-delay product of the proposed CNTFET-based HA and full-adder are roughly 20 and 50%, respectively, of that of recent designs. Further, the proposed CNTFET-based conditional sum adder has a power-delay product of approximately 27% of that of a multi-trit design derived from a recent single-trit adder design (for a load capacitance of 2fF). Moreover, the proposed CNTFET-based carry lookahead adder has low delay in comparison with the conditional sum strategy for different supply voltages. Studies on robustness of the designs are also reported.
引用
收藏
页码:352 / 364
页数:13
相关论文
共 50 条
  • [41] Multi-Vt Ternary Circuits by Carbon Nanotube Filed Effect Transistor Technology for Low-Voltage and Low-Power Applications
    Maleknejad, Mojtaba
    Mirzaee, Reza Faghih
    Navi, Keivan
    Hashemipour, Omid
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2014, 11 (01) : 110 - 118
  • [42] Ultra Low Power Full Adder Circuit using Carbon Nanotube Field Effect Transistor
    Kumar, Koushik
    Sahithi, Chittineni
    Sahoo, Rasmita
    Sahoo, Subhendu Kumar
    2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,
  • [43] Low-Power Switching of Phase-Change Materials with Carbon Nanotube Electrodes
    Xiong, Feng
    Liao, Albert D.
    Estrada, David
    Pop, Eric
    SCIENCE, 2011, 332 (6029) : 568 - 570
  • [44] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Fakhari, Shirin
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (01) : 221 - 232
  • [45] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Shirin Fakhari
    Narges Hajizadeh Bastani
    Mohammad Hossein Moaiyeri
    Analog Integrated Circuits and Signal Processing, 2019, 98 : 221 - 232
  • [46] Delay fault coverage enhancement by partial clocking for low-power designs with heavily gated clocks
    Baeg, Sanghyeon
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (12) : 2215 - 2221
  • [47] A Low-power CMOS Thyristor Based Delay Element With Programmability Extensions
    Ihrig, Colin J.
    Dhanabalan, Gerold J.
    Jones, Alex K.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 297 - 302
  • [48] Low-Power Counter-Based Delay Line Design For DPWM
    Yang, Cheng-Jie
    Li, Ming-Jie
    Liu, Chen-Yueh
    Sheu, Ming-Hwa
    Sun, Chi-Chia
    2019 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2019,
  • [49] A low-power monolithic GaAs FET bandpass filter based on negative resistance technique
    Cho, YH
    Hong, SC
    Kwon, YS
    IEEE MICROWAVE AND GUIDED WAVE LETTERS, 1998, 8 (04): : 161 - 163
  • [50] Low-power carry look-ahead adder with multi-threshold voltage CMOS technology
    Kim, Jeong Beom
    Kim, Dong Whee
    CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 537 - +