Carbon nanotube FET-based low-delay and low-power multi-digit adder designs

被引:26
|
作者
Srinivasu, B. [1 ]
Sridharan, K. [1 ]
机构
[1] Indian Inst Technol Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
adders; logic design; carbon nanotube field effect transistors; low-power electronics; ternary logic; carbon nanotube FET; low-delay low-power multidigit adder design; field-effect transistor-based device technology; metal oxide semiconductor FET; MOSFET; arithmetic circuit design; CNTFET technology; multiternary digit CNTFET-based adder design; unary operators; multivalued logic; ternary half-adder; low-complexity multidigit adders; conditional sum-carry lookahead; extensive HSPICE simulations; power-delay product; CNTFET-based HA; CNTFET-based full-adder; CNTFET-based conditional sum adder; multitrit design; single-trit adder design; CNTFET-based carry lookahead adder; FIELD-EFFECT TRANSISTOR; HIGH-PERFORMANCE; EFFICIENT; CIRCUITS;
D O I
10.1049/iet-cds.2016.0013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several field-effect transistor (FET)-based device technologies are emerging as powerful alternatives to the classical metal oxide semiconductor FET (MOSFET) for computing applications. The focus of this study is on arithmetic circuit design in carbon nanotube FET (CNTFET) technology. In particular, the authors develop low-delay and low-power multi-ternary digit CNTFET-based adder designs. The proposed designs are based on unary operators of multi-valued logic. Efficient designs for primitives such as ternary half-adder (HA) and full-adder are developed and they are used to obtain low-complexity multi-digit adders based on the notions of conditional sum and carry lookahead. Extensive HSPICE simulations reveal that the power-delay product of the proposed CNTFET-based HA and full-adder are roughly 20 and 50%, respectively, of that of recent designs. Further, the proposed CNTFET-based conditional sum adder has a power-delay product of approximately 27% of that of a multi-trit design derived from a recent single-trit adder design (for a load capacitance of 2fF). Moreover, the proposed CNTFET-based carry lookahead adder has low delay in comparison with the conditional sum strategy for different supply voltages. Studies on robustness of the designs are also reported.
引用
收藏
页码:352 / 364
页数:13
相关论文
共 50 条
  • [1] A universal method for designing low-power carbon nanotube FET-based multiple-valued logic circuits
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Doostaregan, Akbar
    Navi, Keivan
    Hashemipour, Omid
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (04): : 167 - 181
  • [2] Ultra-low-power carbon nanotube FET-based quaternary logic gates
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (09) : 1524 - 1537
  • [3] Low-power and low-delay sheep scheduling algorithm based on the data aggregation tree
    Qi, Xiaogang
    Lu, Zanzan
    Zheng, Gengzhong
    Sun, Erkun
    Hu, Mingming
    Xie, Mande
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2015, 42 (01): : 124 - 129
  • [4] LPLL-LEACH: A study of a low-power and low-delay routing protocol based on LEACH
    Sun, Haibin
    Pan, Dijing
    Wang, Dong
    Meng, Ziran
    AD HOC NETWORKS, 2023, 140
  • [5] Low-Power and Low-Delay WLAN Using Wake-Up Receivers
    Blobel, Johannes
    Menne, Florian
    Yu, Dongxiao
    Cheng, Xiuzhen
    Dressler, Falko
    IEEE TRANSACTIONS ON MOBILE COMPUTING, 2022, 21 (05) : 1739 - 1750
  • [6] A FET-based Reconfigurable Reflectarray Antenna with Low Power Consumption
    Jin, Yifei
    Yang, Fan
    Xu, Shenheng
    Li, Maokun
    2022 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT), 2022,
  • [7] Evaluation of Tunnel FET-based Flip-Flop Designs for Low Power, High Performance Applications
    Cotter, Matthew
    Liu, Huichu
    Datta, Suman
    Narayanan, Vijaykrishnan
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 430 - 437
  • [8] Modified leakage-biased domino circuit with low-power and low-delay characteristics
    Rahmani, E.
    Pajouhi, Z.
    Kazemian-Amiri, N.
    Afzali-Kusha, Anda.
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 123 - +
  • [9] New Decomposition Theorems on Majority Logic for Low-Delay Adder Designs in Quantum Dot Cellular Automata
    Pudi, Vikramkumar
    Sridharan, K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (10) : 678 - 682
  • [10] LOW POWER, HIGH SPEED CARBON NANOTUBE FET BASED LEVEL SHIFTER
    Shrivastava, Bhavana Prakash
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 273 - 277