Security Capsules: An Architecture for Post-Silicon Security Assertion Validation for Systems-on-Chip

被引:0
|
作者
Raja, Subashree [1 ]
Bhamidipati, Padmaja [1 ]
Liu, Xiaobang [1 ]
Vemuri, Ranga [1 ]
机构
[1] Univ Cincinnati, Digital Design Environm Lab, Elect Engn & Comp Sci Dept, Cincinnati, OH 45221 USA
关键词
Post-silicon validation; Trace buffer; Dynamic signal selection; System-on-Chip; Run-time security monitors; SELECTION; TRACE;
D O I
10.1109/ISVLSI51109.2021.00053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a methodology for post-silicon validation through the evaluation of security assertions for systems-on-chip (SoC). The methodology is centered around a security architecture in which a "security capsule" is attached to each IP core in the SoC. The security capsule consists of a set of on-line and off-line assertion monitors, a dynamic trace-buffer to trace selected groups of signals, and a dynamic trace controller. The architecture is supported by a trace signal selection and grouping algorithm and a dynamic signal tracing method to evaluate the off-chip monitors. This paper presents the security capsule architecture, the signal selection and grouping algorithm, and the run-time signal tracing method. Results of using the methodology on two SoC architectures based on the OpenRISC-1200 and RISC-V processors are presented.
引用
收藏
页码:248 / 253
页数:6
相关论文
共 50 条
  • [31] On Multiplexed Signal Tracing for Post-Silicon Validation
    Liu, Xiao
    Xu, Qiang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (05) : 748 - 759
  • [32] Post-Silicon Validation of Multiprocessor Memory Consistency
    Mammo, Biruk W.
    Bertacco, Valeria
    DeOrio, Andrew
    Wagner, Ilya
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (06) : 1027 - 1037
  • [33] Reaching Coverage Closure in Post-silicon Validation
    Adir, Allon
    Nahir, Amir
    Ziv, Avi
    Meissner, Charles
    Schumann, John
    HARDWARE AND SOFTWARE: VERIFICATION AND TESTING, 2011, 6504 : 60 - +
  • [34] Interactive Analysis of Post-Silicon Validation Data
    Lalama, Andres
    Knittel, Johannes
    Koch, Steffen
    Weiskopf, Daniel
    Ertl, Thomas
    Rottacker, Sarah
    Latty, Raphael
    Rivoir, Jochen
    2022 FIRST INTERNATIONAL WORKSHOP ON VISUALIZATION IN TESTING OF HARDWARE, SOFTWARE, AND MANUFACTURING (TESTVIS 2022), 2022, : 8 - 14
  • [35] Unified inter-communication architecture for systems-on-chip
    Barba, F. Rincon J.
    Moya, F.
    Villanueva, F. J.
    Villa, D.
    Dondo, J.
    Lopez, J. C.
    RSP 2007: 18TH IEEE/IFIP INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2007, : 17 - +
  • [36] On-Chip Generation of Uniformly Distributed Constrained-Random Stimuli for Post-Silicon Validation
    Shi, Xiaobing
    Nicolici, Nicola
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 808 - 815
  • [37] On-Chip Constrained Random Stimuli Generation for Post-Silicon Validation Using Compact Masks
    Shi, Xiaobing
    Nicolici, Nicola
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [38] Bridging Pre-Silicon Verification and Post-Silicon Validation
    Nahir, Amir
    Ziv, Avi
    Galivanche, Rajesh
    Hu, Alan
    Abramovici, Miron
    Bentley, Bob
    Bertacco, Valeria
    Camilleri, Albert
    Foster, Harry
    Kapoor, Shakti
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 94 - 95
  • [39] A Case Study of Time-Multiplexed Assertion Checking for Post-Silicon Debugging
    Gao, Ming
    Cheng, Kwang-Ting
    2010 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2010, : 90 - 96
  • [40] QED Post-Silicon Validation and Debug Invited Abstract
    Lin, David
    Mitra, Subhasish
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 62 - 62